{"title":"A 40nm CMOS all-digital fractional-N synthesizer without requiring calibration","authors":"F. Opteynde","doi":"10.1109/ISSCC.2012.6177039","DOIUrl":null,"url":null,"abstract":"Bang-Bang all-digital PLLs [1] for applications such as digital clock multiplication have existed for a long time, but show limited phase noise performance. Pioneering recent work [2-5] has demonstrated frequency synthesizers that meet the performance requirements of wireless communications systems, while containing no analog circuits except for an LC-oscillator. In order to build an All-Digital Phase-Locked Loop (ADPLL), it is necessary to measure the oscillator's momentary phase accurately, in a digital way, since the output phase noise at frequencies within the PLL loop bandwidth is ultimately limited by the time quantisation step Δt of this phase measurement [6]: L=20.log10 (Δt·ωosc/√12·√fsample) [dBc/Hz] (1) In [2-5], a Time-to-Digital Converter (TDC) is used to measure the oscillator's phase with a resolution of a single inverter delay. However, this approach requires calibration of the TDC conversion gain. Previous work [2] included a small microprocessor incorporated in the PLL circuit, to perform all necessary calculations related to the calibration. Obviously, this renders the circuit complex, is prone to calibration errors and consumes power and area. In this paper, an alternative approach is presented, allowing all-digital frequency synthesizers that meet the requirements for wireless communications standards, that benefit from the benign scaling properties, porting properties, process independence and controlled design flow, inherent to digital circuits, but that, on the other hand, do not require the burden of calibration and associated calculations.","PeriodicalId":255282,"journal":{"name":"2012 IEEE International Solid-State Circuits Conference","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2012.6177039","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17
Abstract
Bang-Bang all-digital PLLs [1] for applications such as digital clock multiplication have existed for a long time, but show limited phase noise performance. Pioneering recent work [2-5] has demonstrated frequency synthesizers that meet the performance requirements of wireless communications systems, while containing no analog circuits except for an LC-oscillator. In order to build an All-Digital Phase-Locked Loop (ADPLL), it is necessary to measure the oscillator's momentary phase accurately, in a digital way, since the output phase noise at frequencies within the PLL loop bandwidth is ultimately limited by the time quantisation step Δt of this phase measurement [6]: L=20.log10 (Δt·ωosc/√12·√fsample) [dBc/Hz] (1) In [2-5], a Time-to-Digital Converter (TDC) is used to measure the oscillator's phase with a resolution of a single inverter delay. However, this approach requires calibration of the TDC conversion gain. Previous work [2] included a small microprocessor incorporated in the PLL circuit, to perform all necessary calculations related to the calibration. Obviously, this renders the circuit complex, is prone to calibration errors and consumes power and area. In this paper, an alternative approach is presented, allowing all-digital frequency synthesizers that meet the requirements for wireless communications standards, that benefit from the benign scaling properties, porting properties, process independence and controlled design flow, inherent to digital circuits, but that, on the other hand, do not require the burden of calibration and associated calculations.