通过离子注入和毫秒激光脉冲退火技术的创新,增强Si:C的拉伸应力和源/漏激活

H. Maynard, C. Hatem, H. Gossmann, Y. Erokhin, N. Variam, Shaoyin Chen, Yun Wang
{"title":"通过离子注入和毫秒激光脉冲退火技术的创新,增强Si:C的拉伸应力和源/漏激活","authors":"H. Maynard, C. Hatem, H. Gossmann, Y. Erokhin, N. Variam, Shaoyin Chen, Yun Wang","doi":"10.1109/RTP.2008.4690549","DOIUrl":null,"url":null,"abstract":"Strain engineering has become a workhorse in increasing charge carrier mobility to boost performance for sub-45nm CMOS logic technologies. While pFET transistors with embedded Si1−xGex layers in the S/D region have been widely employed to induce compressive strain in the silicon channel, nFET transistors have mostly depended on either tensile liners or stress memorization techniques (SMT) to introduce tensile strain. Recently, there have been reports on the use of Si:C in the nFET S/D enhancing transistor performance. In this paper we discuss results from novel ion implantation schemes employed to maximize carbon incorporation and to achieve defect free, strained Si:C layers. In addition, high activation of the dopant is maintained even in the presence of relatively high carbon incorporation. Several anneal techniques including SPE anneal, spike RTP, and laser spike anneals have been used to optimize carbon incorporation, strain and activation. Results from these different anneal techniques will be compared and discussed.","PeriodicalId":317927,"journal":{"name":"2008 16th IEEE International Conference on Advanced Thermal Processing of Semiconductors","volume":"76 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Enhancing tensile stress and source/drain activation with Si:C with innovations in ion implant and millisecond laser spike annealing\",\"authors\":\"H. Maynard, C. Hatem, H. Gossmann, Y. Erokhin, N. Variam, Shaoyin Chen, Yun Wang\",\"doi\":\"10.1109/RTP.2008.4690549\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Strain engineering has become a workhorse in increasing charge carrier mobility to boost performance for sub-45nm CMOS logic technologies. While pFET transistors with embedded Si1−xGex layers in the S/D region have been widely employed to induce compressive strain in the silicon channel, nFET transistors have mostly depended on either tensile liners or stress memorization techniques (SMT) to introduce tensile strain. Recently, there have been reports on the use of Si:C in the nFET S/D enhancing transistor performance. In this paper we discuss results from novel ion implantation schemes employed to maximize carbon incorporation and to achieve defect free, strained Si:C layers. In addition, high activation of the dopant is maintained even in the presence of relatively high carbon incorporation. Several anneal techniques including SPE anneal, spike RTP, and laser spike anneals have been used to optimize carbon incorporation, strain and activation. Results from these different anneal techniques will be compared and discussed.\",\"PeriodicalId\":317927,\"journal\":{\"name\":\"2008 16th IEEE International Conference on Advanced Thermal Processing of Semiconductors\",\"volume\":\"76 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 16th IEEE International Conference on Advanced Thermal Processing of Semiconductors\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RTP.2008.4690549\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 16th IEEE International Conference on Advanced Thermal Processing of Semiconductors","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTP.2008.4690549","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

应变工程已成为提高电荷载流子迁移率以提高45纳米以下CMOS逻辑技术性能的主要方法。虽然在S/D区嵌入Si1−xGex层的fet晶体管已被广泛用于在硅沟道中诱导压缩应变,但net晶体管主要依赖于拉伸衬垫或应力记忆技术(SMT)来引入拉伸应变。最近,有关于在nFET S/D中使用Si:C来提高晶体管性能的报道。在本文中,我们讨论了新的离子注入方案,以最大限度地增加碳的掺入和实现无缺陷,应变Si:C层的结果。此外,即使存在相对较高的碳掺入,也能保持掺杂剂的高活化。几种退火技术,包括SPE退火、尖峰RTP和激光尖峰退火,被用来优化碳的掺入、应变和活化。这些不同退火技术的结果将进行比较和讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Enhancing tensile stress and source/drain activation with Si:C with innovations in ion implant and millisecond laser spike annealing
Strain engineering has become a workhorse in increasing charge carrier mobility to boost performance for sub-45nm CMOS logic technologies. While pFET transistors with embedded Si1−xGex layers in the S/D region have been widely employed to induce compressive strain in the silicon channel, nFET transistors have mostly depended on either tensile liners or stress memorization techniques (SMT) to introduce tensile strain. Recently, there have been reports on the use of Si:C in the nFET S/D enhancing transistor performance. In this paper we discuss results from novel ion implantation schemes employed to maximize carbon incorporation and to achieve defect free, strained Si:C layers. In addition, high activation of the dopant is maintained even in the presence of relatively high carbon incorporation. Several anneal techniques including SPE anneal, spike RTP, and laser spike anneals have been used to optimize carbon incorporation, strain and activation. Results from these different anneal techniques will be compared and discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effect of wafer thickness on sheet resistance during spike annealing Enhancing tensile stress and source/drain activation with Si:C with innovations in ion implant and millisecond laser spike annealing High precision micro-scale Hall effect characterization method using in-line micro four-point probes Laser spike annealing and its application to leading-edge logic devices Laser annealing of double implanted layers for IGBT Power Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1