一种底源单栅垂直通道(BS-SGVC) 3D NAND闪存架构及底源工程研究

S. Lai, H. Lue, T. Hsu, C. Wu, Li-yang Liang, P. Du, C. Chiu, Chih-Yuan Lu
{"title":"一种底源单栅垂直通道(BS-SGVC) 3D NAND闪存架构及底源工程研究","authors":"S. Lai, H. Lue, T. Hsu, C. Wu, Li-yang Liang, P. Du, C. Chiu, Chih-Yuan Lu","doi":"10.1109/IMW.2016.7493562","DOIUrl":null,"url":null,"abstract":"Vertical channel (VC) 3D NAND Flash may be categorized into two types of channel formation: (1) \"U-turn\" string, where both BL and source are connected at top thus channel current flows in a U-turn way; (2) \"Bottom source\", where source is connected at the bottom thus channel current flows only in one way. For the single-gate vertical channel (SGVC) 3D NAND architecture [1], it is also possible to develop a bottom source structure. The detailed array decoding method is illustrated. In this work, the challenges of bottom source processing and thin poly channel formation are extensively studied. It is found that the two-step poly formation and the bottom recess control are two key factors governing the device initial performance. In general, the two-step poly formation with additional poly spacer etching technique seems to cause degradation of both the poly mobility and device subthreshold slope. Sufficient thermal annealing is needed to recover the damage. Moreover, the bottom connection needs an elegant recess control for better read current as well as bottom ground-select transistor (GSL) device optimizations.","PeriodicalId":365759,"journal":{"name":"2016 IEEE 8th International Memory Workshop (IMW)","volume":"12 1-4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A Bottom-Source Single-Gate Vertical Channel (BS-SGVC) 3D NAND Flash Architecture and Studies of Bottom Source Engineering\",\"authors\":\"S. Lai, H. Lue, T. Hsu, C. Wu, Li-yang Liang, P. Du, C. Chiu, Chih-Yuan Lu\",\"doi\":\"10.1109/IMW.2016.7493562\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Vertical channel (VC) 3D NAND Flash may be categorized into two types of channel formation: (1) \\\"U-turn\\\" string, where both BL and source are connected at top thus channel current flows in a U-turn way; (2) \\\"Bottom source\\\", where source is connected at the bottom thus channel current flows only in one way. For the single-gate vertical channel (SGVC) 3D NAND architecture [1], it is also possible to develop a bottom source structure. The detailed array decoding method is illustrated. In this work, the challenges of bottom source processing and thin poly channel formation are extensively studied. It is found that the two-step poly formation and the bottom recess control are two key factors governing the device initial performance. In general, the two-step poly formation with additional poly spacer etching technique seems to cause degradation of both the poly mobility and device subthreshold slope. Sufficient thermal annealing is needed to recover the damage. Moreover, the bottom connection needs an elegant recess control for better read current as well as bottom ground-select transistor (GSL) device optimizations.\",\"PeriodicalId\":365759,\"journal\":{\"name\":\"2016 IEEE 8th International Memory Workshop (IMW)\",\"volume\":\"12 1-4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 8th International Memory Workshop (IMW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMW.2016.7493562\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 8th International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW.2016.7493562","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

垂直通道(VC) 3D NAND闪存可分为两种通道形成类型:(1)“u型”串,其中BL和源都连接在顶部,因此通道电流以u型方向流动;(2)“底部源”,其中源连接在底部,因此通道电流只以一种方式流动。对于单栅垂直通道(SGVC) 3D NAND架构[1],也可以开发底源结构。给出了具体的阵列解码方法。在这项工作中,广泛研究了底源处理和薄多通道形成的挑战。研究发现,两步聚晶的形成和底部凹槽的控制是影响器件初始性能的两个关键因素。一般来说,采用额外的聚间隔蚀刻技术的两步聚形成似乎会导致聚迁移率和器件阈下斜率的降低。需要充分的热退火来恢复损伤。此外,底部连接需要一个优雅的凹槽控制,以更好地读取电流以及底部接地选择晶体管(GSL)器件优化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Bottom-Source Single-Gate Vertical Channel (BS-SGVC) 3D NAND Flash Architecture and Studies of Bottom Source Engineering
Vertical channel (VC) 3D NAND Flash may be categorized into two types of channel formation: (1) "U-turn" string, where both BL and source are connected at top thus channel current flows in a U-turn way; (2) "Bottom source", where source is connected at the bottom thus channel current flows only in one way. For the single-gate vertical channel (SGVC) 3D NAND architecture [1], it is also possible to develop a bottom source structure. The detailed array decoding method is illustrated. In this work, the challenges of bottom source processing and thin poly channel formation are extensively studied. It is found that the two-step poly formation and the bottom recess control are two key factors governing the device initial performance. In general, the two-step poly formation with additional poly spacer etching technique seems to cause degradation of both the poly mobility and device subthreshold slope. Sufficient thermal annealing is needed to recover the damage. Moreover, the bottom connection needs an elegant recess control for better read current as well as bottom ground-select transistor (GSL) device optimizations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
N-Doping Impact in Optimized Ge-Rich Materials Based Phase-Change Memory Threshold Switching in Amorphous Cr-Doped Vanadium Oxide for New Crossbar Selector Analytical Model to Evaluate the Role of Deep Trap State in the Reliability of NAND Flash Memory and Its Process Dependence Fully Analytical Compact Model of OxRAM Based on Joule Heating and Electromigration for DC and Pulsed Operation A Double-Data- Rate 2 (DDR2) Interface Phase-Change Memory with 533MB/s Read -Write Data Rate and 37.5ns Access Latency for Memory-Type Storage Class Memory Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1