P. Potipantong, P. Sirisuk, T. Wiangtong, A. Worapishet
{"title":"A Scalable FFT/IFFT Kernel for Modern Communication Systems using Codesign Approach","authors":"P. Potipantong, P. Sirisuk, T. Wiangtong, A. Worapishet","doi":"10.1109/APCC.2006.255934","DOIUrl":null,"url":null,"abstract":"This paper presents a new architecture of scalable FFT processor using hardware/software codesign technique for orthogonal frequency division multiplexing (OFDM) systems. The architecture uses a radix-4 butterfly node located on both hardware and software processing elements. We employ an in-place memory strategy, resulting that the butterfly inputs and outputs can be stored at the same memory location without conflict. The memory is partitioned into 4 banks for pipelined computation. To demonstrate the codesign concept, 256-point FFT/IFFT is completed in a Xilinx Virtex-II Pro FPGA that contains PowerPC processor where the hardware is modeled by VHDL and the software is written in C. The proposed architecture achieves 256-point FFT in 10.56 mus, 64-point in 2.16 mus and 16-point in 480 ns making it viable for today's demanding OFDM applications","PeriodicalId":205758,"journal":{"name":"2006 Asia-Pacific Conference on Communications","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 Asia-Pacific Conference on Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCC.2006.255934","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents a new architecture of scalable FFT processor using hardware/software codesign technique for orthogonal frequency division multiplexing (OFDM) systems. The architecture uses a radix-4 butterfly node located on both hardware and software processing elements. We employ an in-place memory strategy, resulting that the butterfly inputs and outputs can be stored at the same memory location without conflict. The memory is partitioned into 4 banks for pipelined computation. To demonstrate the codesign concept, 256-point FFT/IFFT is completed in a Xilinx Virtex-II Pro FPGA that contains PowerPC processor where the hardware is modeled by VHDL and the software is written in C. The proposed architecture achieves 256-point FFT in 10.56 mus, 64-point in 2.16 mus and 16-point in 480 ns making it viable for today's demanding OFDM applications