FPGA implementation of binary coded decimal digit adders and multipliers

O. Al-Khaleel, N. H. Tulic, K. Mhaidat
{"title":"FPGA implementation of binary coded decimal digit adders and multipliers","authors":"O. Al-Khaleel, N. H. Tulic, K. Mhaidat","doi":"10.1109/ISMA.2012.6215199","DOIUrl":null,"url":null,"abstract":"Decimal arithmetic has gained high impact on the overall performance of today's financial and commercial applications. Decimal additions and multiplication are the main decimal operations used in any decimal arithmetic algorithm. Decimal digit adders and decimal digit multipliers are usually the building blocks for higher order decimal adders and multipliers. FPGAs provide an efficient hardware platform that can be employed for accelerating decimal algorithms. In this paper, different designs for two decimal digit adders and one decimal digit multiplier are proposed. The proposed designs were described, functionally tested, and implemented using VHDL and the Xilinx ISE 10.1 targeting Xilinx Vertix-5 XC5VLX30-3 FPGA. Implementation results and comparison with existing designs are provided.","PeriodicalId":315018,"journal":{"name":"2012 8th International Symposium on Mechatronics and its Applications","volume":"441 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 8th International Symposium on Mechatronics and its Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISMA.2012.6215199","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

Decimal arithmetic has gained high impact on the overall performance of today's financial and commercial applications. Decimal additions and multiplication are the main decimal operations used in any decimal arithmetic algorithm. Decimal digit adders and decimal digit multipliers are usually the building blocks for higher order decimal adders and multipliers. FPGAs provide an efficient hardware platform that can be employed for accelerating decimal algorithms. In this paper, different designs for two decimal digit adders and one decimal digit multiplier are proposed. The proposed designs were described, functionally tested, and implemented using VHDL and the Xilinx ISE 10.1 targeting Xilinx Vertix-5 XC5VLX30-3 FPGA. Implementation results and comparison with existing designs are provided.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
FPGA实现二进制编码的十进制数字加法器和乘法器
十进制算术对当今金融和商业应用的整体性能产生了很大的影响。十进制加法和乘法是任何十进制算术算法中使用的主要十进制运算。十进制数字加法器和十进制数字乘法器通常是高阶十进制加法器和乘法器的构建块。fpga为加速十进制算法提供了一个高效的硬件平台。本文提出了两位数加法器和一位数乘法器的不同设计。使用VHDL和Xilinx ISE 10.1对提出的设计进行了描述、功能测试和实现,目标是Xilinx Vertix-5 XC5VLX30-3 FPGA。给出了实现结果,并与现有设计进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An effective potential field model to solve hospital resource management crisis Biofeedback for epilepsy treatment Fuzzy control of a CSTR process Autonomous navigation robot for landmine detection applications Invariant-manifold approach to the stabilization of feedforward nonlinear systems having uncertain dead-zone inputs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1