Thung Beng Joo, K. Ibrahim, Nurulfajar Abd Manap, S. Fauziyah
{"title":"Wafer edge Shallow Trench Isolation side wall defect reduction on advanced CMOS 0.13µm technology at 0.18µm equipment platform","authors":"Thung Beng Joo, K. Ibrahim, Nurulfajar Abd Manap, S. Fauziyah","doi":"10.1109/SMELEC.2016.7573646","DOIUrl":null,"url":null,"abstract":"Nowadays sustaining semiconductor business needs competitiveness improvement which includes scaling down the technology node from CMOS 0.18μm to 0.13μm using similar equipment platforms. In this paper, the enabling new advances technology is through process improvement. The method is complicated and easily caused systematics wafer edge yield loss during initial technology development due to process margin and equipment capability. This paper presents an integrated engineering approach to improve sort yield especially at the wafer edge region. Shallow Trench Isolation (STI) deposition void that causes poly stringer defect is one of the major contributors of yield loss. The process improvement includes understanding caused of defect, process optimization approach that lead to re-design of the STI layout with Optical Proximity Correction (OPC) tagging. The improvement has successfully enable CMOS 0.13μm technology to process at CMOS 0.18μm equipment platform and implemented in production.","PeriodicalId":169983,"journal":{"name":"2016 IEEE International Conference on Semiconductor Electronics (ICSE)","volume":"355 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Semiconductor Electronics (ICSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2016.7573646","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Nowadays sustaining semiconductor business needs competitiveness improvement which includes scaling down the technology node from CMOS 0.18μm to 0.13μm using similar equipment platforms. In this paper, the enabling new advances technology is through process improvement. The method is complicated and easily caused systematics wafer edge yield loss during initial technology development due to process margin and equipment capability. This paper presents an integrated engineering approach to improve sort yield especially at the wafer edge region. Shallow Trench Isolation (STI) deposition void that causes poly stringer defect is one of the major contributors of yield loss. The process improvement includes understanding caused of defect, process optimization approach that lead to re-design of the STI layout with Optical Proximity Correction (OPC) tagging. The improvement has successfully enable CMOS 0.13μm technology to process at CMOS 0.18μm equipment platform and implemented in production.