{"title":"A low power reconfigurable accelerator using a back-gate bias control technique","authors":"Hong-rui Su, Weihan Wang, K. Kitamori, H. Amano","doi":"10.1109/FPT.2013.6718395","DOIUrl":null,"url":null,"abstract":"Leakage power is a serious problem especially for accerelators which use a large size Processing Element (PE) array. Here, a low power reconfigurable accelerator called Cool Mega Array (CMA) with back-gate bias control (CMA-bb) is implemented and evaluated. In CMA-bb, the back-gate bias of the microcontroller and PE array can be controlled independently. In the idle mode, reverse bias is given to the both parts to suppress the leakage current. When high performance is required, forward bias is used to increase the clock frequency. For simple applications, the operational power can be suppressed by using reverse bias only in the PE array. The real chip is implemented with a 65nm experimental process for low leakage applications. The evaluation results show that the leakage current can be suppressed to 300μA by using the reverse bias. The operational frequency is increased from 39MHz to 50MHz with up to 21% increase of operational power by using the forward bias. For simple applications, 8% to 9.4% of operational power is saved by giving reverse bias only to the PE array.","PeriodicalId":344469,"journal":{"name":"2013 International Conference on Field-Programmable Technology (FPT)","volume":"443 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Field-Programmable Technology (FPT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FPT.2013.6718395","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
Leakage power is a serious problem especially for accerelators which use a large size Processing Element (PE) array. Here, a low power reconfigurable accelerator called Cool Mega Array (CMA) with back-gate bias control (CMA-bb) is implemented and evaluated. In CMA-bb, the back-gate bias of the microcontroller and PE array can be controlled independently. In the idle mode, reverse bias is given to the both parts to suppress the leakage current. When high performance is required, forward bias is used to increase the clock frequency. For simple applications, the operational power can be suppressed by using reverse bias only in the PE array. The real chip is implemented with a 65nm experimental process for low leakage applications. The evaluation results show that the leakage current can be suppressed to 300μA by using the reverse bias. The operational frequency is increased from 39MHz to 50MHz with up to 21% increase of operational power by using the forward bias. For simple applications, 8% to 9.4% of operational power is saved by giving reverse bias only to the PE array.
泄漏功率是一个严重的问题,特别是对于使用大尺寸处理元件(PE)阵列的加速器。本文实现并评估了一种低功耗可重构加速器,称为具有后门偏置控制(CMA-bb)的Cool Mega Array (CMA)。在CMA-bb中,单片机和PE阵列的后门偏置可以独立控制。在怠速模式下,对两个部分施加反向偏置以抑制漏电流。当需要高性能时,使用正向偏置来增加时钟频率。对于简单的应用,可以通过在PE阵列中使用反向偏置来抑制工作功率。真正的芯片采用65nm实验工艺实现,用于低泄漏应用。评价结果表明,采用反向偏置可以将漏电流抑制到300μA。通过使用正向偏置,工作频率从39MHz增加到50MHz,工作功率增加21%。对于简单的应用,仅给PE阵列提供反向偏置可以节省8%到9.4%的运行功率。