Experimental demonstration of inverter and NAND operation in p-TFET logic at ultra-low supply voltages down to VDD = 0.15 V

S. Richter, C. Schulte-Braucks, L. Knoll, G. V. Luong, A. Schafer, S. Trellenkamp, Qing-Tai Zhao, S. Mantl
{"title":"Experimental demonstration of inverter and NAND operation in p-TFET logic at ultra-low supply voltages down to VDD = 0.15 V","authors":"S. Richter, C. Schulte-Braucks, L. Knoll, G. V. Luong, A. Schafer, S. Trellenkamp, Qing-Tai Zhao, S. Mantl","doi":"10.1109/DRC.2014.6872281","DOIUrl":null,"url":null,"abstract":"Tunnel-FETs (TFETs) have been studied extensively as a replacement for MOSFETs in the supply voltage regime below VDD = 0.3 V [1]. Due to the TFET ability for offering inverse subthreshold slopes SS below 60 mV/dec, these devices are promising candidates for power efficient integrated circuits. Extensive research has been carried out on the characteristics of single TFET devices [2][3] and first inverter structures have been realized as demonstration of simple logic circuits [4][5][6]. In this work, we present TFET logic circuits based on gate-all-around (GAA) Si nanowire (NW) array TFETs showing small SS and high Ion of 39 μA/μm at VDD = -1 V. This comparably high performance in Si TFETs was realized by a source formation via silicidation and dopant segregation. Using these devices inverters based on p-TFET logic and for the first time TFET NAND gates are demonstrated experimentally. The logic gates operate at ultra-low supply voltages down to VDD = 0.15 V.","PeriodicalId":293780,"journal":{"name":"72nd Device Research Conference","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"72nd Device Research Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2014.6872281","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Tunnel-FETs (TFETs) have been studied extensively as a replacement for MOSFETs in the supply voltage regime below VDD = 0.3 V [1]. Due to the TFET ability for offering inverse subthreshold slopes SS below 60 mV/dec, these devices are promising candidates for power efficient integrated circuits. Extensive research has been carried out on the characteristics of single TFET devices [2][3] and first inverter structures have been realized as demonstration of simple logic circuits [4][5][6]. In this work, we present TFET logic circuits based on gate-all-around (GAA) Si nanowire (NW) array TFETs showing small SS and high Ion of 39 μA/μm at VDD = -1 V. This comparably high performance in Si TFETs was realized by a source formation via silicidation and dopant segregation. Using these devices inverters based on p-TFET logic and for the first time TFET NAND gates are demonstrated experimentally. The logic gates operate at ultra-low supply voltages down to VDD = 0.15 V.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
超低电源电压VDD = 0.15 V下p-TFET逻辑下逆变器和NAND工作的实验演示
在VDD = 0.3 V以下的电源电压范围内,隧道场效应管(tfet)作为mosfet的替代品已被广泛研究[1]。由于ttfet能够提供低于60 mV/dec的逆亚阈值斜率SS,这些器件是节能集成电路的有希望的候选者。对单个TFET器件的特性进行了广泛的研究[2][3],并实现了第一个逆变器结构作为简单逻辑电路的演示[4][5][6]。在这项工作中,我们提出了基于栅极全方位(GAA) Si纳米线(NW)阵列TFET的TFET逻辑电路,在VDD = -1 V时具有小SS和39 μA/μm的高离子。这种相对高性能的硅tfet是通过硅化和掺杂剂偏析形成源而实现的。利用这些器件,首次实验证明了基于p-TFET逻辑的逆变器和TFET NAND门。逻辑门在低至VDD = 0.15 V的超低电源电压下工作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
III-V Nitride based triangular microcantilever heater for selective detection of organic vapors at low temperatures Performance analysis of different SRAM cell topologies employing tunnel-FETs Plasmonic and metallic cavity nanolasers: A new paradigm for semiconductor lasers? Investigation of switching mechanism in forming-free multi-level resistive memories with atomic layer deposited HfTiOx nanolaminate Characteristics of In0.17Al0.83N/AlN/GaN MOSHEMTs with steeper than 60 mV/decade sub-threshold slopes in the deep sub-threshold region
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1