New QC-LDPC codes implementation on FPGA platform in Rayleigh fading environment

F. Ghani, A. Yahya, Abdul Kader
{"title":"New QC-LDPC codes implementation on FPGA platform in Rayleigh fading environment","authors":"F. Ghani, A. Yahya, Abdul Kader","doi":"10.1109/ISCI.2011.5958912","DOIUrl":null,"url":null,"abstract":"This paper presents performance of Quasi-Cyclic low-density parity-check (QC-LDPC) codes on a flat Rayleigh fading channels by employing DPSK modulation scheme. The BER curves show that large girth and diversity level robust the system performance. Moreover, Prototype architecture of the LDPC codes has been implemented by writing Hardware Description Language (VHDL) code and targeted to a Xilinx Spartan-3E XC3S500E FPGA chip. Simulation results show that the proposed QC-LDPC codes achieve a 0.1dB coding gain over randomly constructed codes and perform 1.3 dB from the Shannon-limit at a BER of 10−6 with a code rate of 0.89 for block length of 1332.","PeriodicalId":166647,"journal":{"name":"2011 IEEE Symposium on Computers & Informatics","volume":"97 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Symposium on Computers & Informatics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCI.2011.5958912","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents performance of Quasi-Cyclic low-density parity-check (QC-LDPC) codes on a flat Rayleigh fading channels by employing DPSK modulation scheme. The BER curves show that large girth and diversity level robust the system performance. Moreover, Prototype architecture of the LDPC codes has been implemented by writing Hardware Description Language (VHDL) code and targeted to a Xilinx Spartan-3E XC3S500E FPGA chip. Simulation results show that the proposed QC-LDPC codes achieve a 0.1dB coding gain over randomly constructed codes and perform 1.3 dB from the Shannon-limit at a BER of 10−6 with a code rate of 0.89 for block length of 1332.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
瑞利衰落环境下新型QC-LDPC码的FPGA实现
本文研究了准循环低密度奇偶校验码在平坦瑞利衰落信道上采用DPSK调制方案的性能。系统的误码率曲线表明,大的周长和分集水平对系统性能具有较好的鲁棒性。此外,针对Xilinx Spartan-3E XC3S500E FPGA芯片,通过编写硬件描述语言(VHDL)代码实现了LDPC代码的原型架构。仿真结果表明,所提出的QC-LDPC码比随机构造码获得0.1dB的编码增益,在误码率为10−6的情况下,从香农极限获得1.3 dB的编码增益,码率为0.89,码长为1332。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Neural networks with NARX structure for material lifetime assessment application Detecting emotion from voice using selective Bayesian pairwise classifiers Current-controlled current-mode multiphase oscillator using CCCDTAs The process of quality assurance under open source software development A modified planar monopole antenna for UWB applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1