Multi-CoDec Configurations for Low Power and High Quality Scan Test

A. Jain, S. Subramanian, R. Parekhji, S. Ravi
{"title":"Multi-CoDec Configurations for Low Power and High Quality Scan Test","authors":"A. Jain, S. Subramanian, R. Parekhji, S. Ravi","doi":"10.1109/VLSID.2011.15","DOIUrl":null,"url":null,"abstract":"Scan compression techniques are widely used to contain test application time and test data volume. Smart techniques exist to match the scan compression CoDec (compactor-decompressor) module with the DUT (design under test), to realize high levels of compression with no loss of coverage. DUT partitioning is often desirable for ease of implementing sub-chips and integrating them into an SOC (system-on-chip). This paper presents various multi-CoDec configurations for partitioned DUTs to enable efficient scan testing, which address the requirements of reduced test mode power with no compromise in test quality. Different configurations are examined, tradeoffs discussed, and the most suitable one amongst them identified. It is shown how the preferred configuration can be architected with low implementation overhead (with no new requirements for bounding when creating the individual partitions), and how the different CoDec – DUT partitions can be operated together to meet dual goals of high quality and low power, with no increase in test time. Experimental data is presented on industrial circuits to illustrate the benefits.","PeriodicalId":371062,"journal":{"name":"2011 24th Internatioal Conference on VLSI Design","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-01-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 24th Internatioal Conference on VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSID.2011.15","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Scan compression techniques are widely used to contain test application time and test data volume. Smart techniques exist to match the scan compression CoDec (compactor-decompressor) module with the DUT (design under test), to realize high levels of compression with no loss of coverage. DUT partitioning is often desirable for ease of implementing sub-chips and integrating them into an SOC (system-on-chip). This paper presents various multi-CoDec configurations for partitioned DUTs to enable efficient scan testing, which address the requirements of reduced test mode power with no compromise in test quality. Different configurations are examined, tradeoffs discussed, and the most suitable one amongst them identified. It is shown how the preferred configuration can be architected with low implementation overhead (with no new requirements for bounding when creating the individual partitions), and how the different CoDec – DUT partitions can be operated together to meet dual goals of high quality and low power, with no increase in test time. Experimental data is presented on industrial circuits to illustrate the benefits.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
低功耗和高质量扫描测试的多编解码器配置
扫描压缩技术被广泛用于控制测试应用时间和测试数据量。现有的智能技术将扫描压缩CoDec(压缩-解压)模块与DUT(测试中设计)相匹配,以实现高水平的压缩,而不会损失覆盖范围。DUT分区通常是理想的,以便于实现子芯片并将它们集成到SOC(片上系统)中。为实现高效的扫描测试,本文提出了用于分区被测件的各种多编解码器配置,以满足在不影响测试质量的情况下降低测试模式功耗的要求。检查了不同的配置,讨论了权衡,并确定了其中最合适的配置。它展示了如何以低实现开销(在创建单个分区时没有新的绑定要求)构建首选配置,以及如何在不增加测试时间的情况下一起操作不同的CoDec - DUT分区以满足高质量和低功耗的双重目标。在工业电路上给出了实验数据来说明这种方法的好处。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Intra-Flit Skew Reduction for Asynchronous Bypass Channel in NoCs Multiple Fault Diagnosis Based on Multiple Fault Simulation Using Particle Swarm Optimization A GPU Algorithm for IC Floorplanning: Specification, Analysis and Optimization Low Offset, Low Noise, Variable Gain Interfacing Circuit with a Novel Scheme for Sensor Sensitivity and Offset Compensation for MEMS Based, Wheatstone Bridge Type, Resistive Smart Sensor Feedback Based Supply Voltage Control for Temperature Variation Tolerant PUFs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1