Design of Octonary Memory Cell using Memristor-MOS Hybrid Structure

B. Biswas, Joydeb Das, Md. Saiful Islam, M. Abedin
{"title":"Design of Octonary Memory Cell using Memristor-MOS Hybrid Structure","authors":"B. Biswas, Joydeb Das, Md. Saiful Islam, M. Abedin","doi":"10.1109/icaeee54957.2022.9836394","DOIUrl":null,"url":null,"abstract":"CMOS Nano/Molecular scale technology is going to the end of its journey soon. The current technology strives for fast speed., high device density., high energy efficient and ease of use. Memristor enabled the development of these types of properties for its non-volatility., size and good switching behavior. In this work., a Memristor-MOS based Octonary memory cell has been proposed that provides 3-bit data or eight different states storage in the single cell. Data erasing technique is used for write operation by eliminating feedback read-based writing operations. Voltage division based read methodology is used for total read write operation and verification of the proposed cell were performed using LTspice simulation.","PeriodicalId":383872,"journal":{"name":"2022 International Conference on Advancement in Electrical and Electronic Engineering (ICAEEE)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-02-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Advancement in Electrical and Electronic Engineering (ICAEEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icaeee54957.2022.9836394","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

CMOS Nano/Molecular scale technology is going to the end of its journey soon. The current technology strives for fast speed., high device density., high energy efficient and ease of use. Memristor enabled the development of these types of properties for its non-volatility., size and good switching behavior. In this work., a Memristor-MOS based Octonary memory cell has been proposed that provides 3-bit data or eight different states storage in the single cell. Data erasing technique is used for write operation by eliminating feedback read-based writing operations. Voltage division based read methodology is used for total read write operation and verification of the proposed cell were performed using LTspice simulation.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于忆阻器- mos混合结构的八元存储单元设计
CMOS纳米/分子尺度技术即将走到尽头。目前的技术追求更快的速度。,设备密度高。,高能效,使用方便。忆阻器由于其非挥发性,使这些类型的特性得以发展。尺寸小,开关性能好。在这项工作中。提出了一种基于忆阻器- mos的八元存储单元,该单元可在单个单元中提供3位数据或8种不同状态的存储。数据擦除技术用于写操作,消除了基于读的反馈写操作。采用基于电压划分的读方法进行总读写操作,并利用LTspice仿真对所提出的电池进行了验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design of a Multi-band Sierpinski Carpet Fractal Antenna With Modified Ground Plane Effect of Number of Modes of EMD in Respiratory Rate Estimation from PPG Signal An User Interest and Payment-aware Automated Car Parking System for the Bangladeshi People Using Android Application An Improved Load Frequency Control Strategy for Single & Multi-Area Power System Wall Shear Stress Assessment of Aorta with Varying Low-density Lipoprotein Concentration
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1