{"title":"Correctness of Synthesis for Tree based Decomposed Algorithm in Semiconductor Memory Designs with Larger Decoders","authors":"Kowsayap Pranay Kumar, Mohamed Asan Basiri M","doi":"10.1109/CICT53865.2020.9672450","DOIUrl":null,"url":null,"abstract":"The larger decoders are widely used in the row and column circuitaries of semiconductor memories. Indeed, the larger n-to-2n decoder can be designed in the exponential number of possible ways. It is non trivial to find the design with least delay among all possible exponential cases. However, the tree based decomposition algorithm is to find the best among all possible designs in the polynomial time. This larger decoder with least delay can be used to design the semiconductor memory. This paper proves that the tree-based decomposition algorithm is effective in designing larger decoders for semi-conductor memory design using a tree of smaller decoders for a particular CMOS technology library. The experimental result shows that the algorithm helps in achieving an efficient semiconductor memory design made of larger decoders with less delay. For example, 64x64 SRAM memory design using the proposed decoder achieves an improvement of 12.7% in delay compared with a design using 1-to-2 decoder tree for 180-nm CMOS technology.","PeriodicalId":265498,"journal":{"name":"2021 5th Conference on Information and Communication Technology (CICT)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 5th Conference on Information and Communication Technology (CICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICT53865.2020.9672450","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The larger decoders are widely used in the row and column circuitaries of semiconductor memories. Indeed, the larger n-to-2n decoder can be designed in the exponential number of possible ways. It is non trivial to find the design with least delay among all possible exponential cases. However, the tree based decomposition algorithm is to find the best among all possible designs in the polynomial time. This larger decoder with least delay can be used to design the semiconductor memory. This paper proves that the tree-based decomposition algorithm is effective in designing larger decoders for semi-conductor memory design using a tree of smaller decoders for a particular CMOS technology library. The experimental result shows that the algorithm helps in achieving an efficient semiconductor memory design made of larger decoders with less delay. For example, 64x64 SRAM memory design using the proposed decoder achieves an improvement of 12.7% in delay compared with a design using 1-to-2 decoder tree for 180-nm CMOS technology.