LSI Architecture for VQ Systolic Array Systems

B. Tao, H. Abut, F. Mehran
{"title":"LSI Architecture for VQ Systolic Array Systems","authors":"B. Tao, H. Abut, F. Mehran","doi":"10.1109/MILCOM.1986.4805876","DOIUrl":null,"url":null,"abstract":"We present an architecture for two high-speed, efficient processors to be used as elements in a systolic array for vector quantization (VQ). A distortion processor module (DPM) computes error terms at a rate of 10 million per second in a maximal pipeline configuration. Its structure is especially suited for highly concurrent processing such as in a systolic array system. An array processor controller (APC) administrates the system, receives distortion information from the array at a 10 MHz rate, and determines the optimum code either in a full-search or tree-search manner. The APC is programmable so that the same system is easily reconfigured for new applications. A real-time system was built and tested in a 0.5 bit per pixel (bpp) application, and produced no visible distortion and negligible SNR difference when compared to a floating-point simulation.","PeriodicalId":126184,"journal":{"name":"MILCOM 1986 - IEEE Military Communications Conference: Communications-Computers: Teamed for the 90's","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1986-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"MILCOM 1986 - IEEE Military Communications Conference: Communications-Computers: Teamed for the 90's","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MILCOM.1986.4805876","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

We present an architecture for two high-speed, efficient processors to be used as elements in a systolic array for vector quantization (VQ). A distortion processor module (DPM) computes error terms at a rate of 10 million per second in a maximal pipeline configuration. Its structure is especially suited for highly concurrent processing such as in a systolic array system. An array processor controller (APC) administrates the system, receives distortion information from the array at a 10 MHz rate, and determines the optimum code either in a full-search or tree-search manner. The APC is programmable so that the same system is easily reconfigured for new applications. A real-time system was built and tested in a 0.5 bit per pixel (bpp) application, and produced no visible distortion and negligible SNR difference when compared to a floating-point simulation.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
VQ收缩阵列系统的LSI架构
我们提出了一种架构,用于两个高速,高效的处理器,用于矢量量化(VQ)的收缩阵列的元素。失真处理模块(DPM)在最大管道配置中以每秒1000万的速率计算错误项。它的结构特别适合于高度并发处理,例如在收缩数组系统中。阵列处理器控制器(APC)管理系统,以10mhz的速率从阵列接收失真信息,并以全搜索或树搜索方式确定最佳代码。APC是可编程的,因此相同的系统很容易重新配置为新的应用。在每像素0.5比特(bpp)的应用程序中构建并测试了实时系统,与浮点模拟相比,没有产生明显的失真,信噪比差异可以忽略不计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Modular Multi-Microprocessor based Multipoint Communications Network (MCN) Offers Improved Cost/Performance and Future Growth for Today's Terrestrial Critical Control Circuit (TCCC) Networks GOPS - A Digital Signal Processor for 50 MSPS Continuous Processing Advanced Digital Signal Processing Techniques and Hardware for Radio Direction Finding Applications Performance Evaluation of Multi-Hop Packet Radio Networks using Simulation VLSI Design Considerations within Digital Radio
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1