Speed Improvement in SRAM Cell Using Transmission Gates

P. Swetha, P. Meghana, Jonnala Charisma, Kirti S. Pande
{"title":"Speed Improvement in SRAM Cell Using Transmission Gates","authors":"P. Swetha, P. Meghana, Jonnala Charisma, Kirti S. Pande","doi":"10.1109/DISCOVER50404.2020.9278104","DOIUrl":null,"url":null,"abstract":"All battery-operated devices require primary memory that responds fast. By virtue of its high speed and performance, Static RAM is commonly used as cache memory and main memory in many applications. A major challenge faced in design of SRAM Cells is Read Destruction. This work introduces Transmission Gate Differential 8T (TGD8T) SRAM Cell, in which Transmission Gates are used instead of Pass Transistors in feedback path of the Existing D8T SRAM Cell in order to minimize the voltage drop across the Pass Transistors. This reduces the amount of Read Destruction and accelerates the data transmission. The transmission gates have been implemented using both High Threshold Voltage (HVT) and Low Threshold Voltage (LVT) type MOSFETS. The amount of Read Destruction in TGD8T SRAM Cell is 66.59% lesser than that of the Existing D8T SRAM Cell. Further, the transient analysis of the Read Destruction in the proposed design shows a 29.45 % reduction in the Average Transient Time. The TGD8T SRAM Cell using LVT type MOSFETs offers lesser rise time and a lower voltage drop during data transmission over the model using HVT type MOSFETs. Analysis of Static Noise Margin (SNM) of the proposed cell using N-Curve Method shows 0.13% and 5% increase in current and voltage SNMs respectively showing no compromise in noise immunity when compared to the Existing D8T SRAM Cell. The proposed TGD8T SRAM Cell is implemented in Cadence Virtuoso using gpdk 45 nm technology at a supply voltage of 0.5 V.","PeriodicalId":131517,"journal":{"name":"2020 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER)","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DISCOVER50404.2020.9278104","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

All battery-operated devices require primary memory that responds fast. By virtue of its high speed and performance, Static RAM is commonly used as cache memory and main memory in many applications. A major challenge faced in design of SRAM Cells is Read Destruction. This work introduces Transmission Gate Differential 8T (TGD8T) SRAM Cell, in which Transmission Gates are used instead of Pass Transistors in feedback path of the Existing D8T SRAM Cell in order to minimize the voltage drop across the Pass Transistors. This reduces the amount of Read Destruction and accelerates the data transmission. The transmission gates have been implemented using both High Threshold Voltage (HVT) and Low Threshold Voltage (LVT) type MOSFETS. The amount of Read Destruction in TGD8T SRAM Cell is 66.59% lesser than that of the Existing D8T SRAM Cell. Further, the transient analysis of the Read Destruction in the proposed design shows a 29.45 % reduction in the Average Transient Time. The TGD8T SRAM Cell using LVT type MOSFETs offers lesser rise time and a lower voltage drop during data transmission over the model using HVT type MOSFETs. Analysis of Static Noise Margin (SNM) of the proposed cell using N-Curve Method shows 0.13% and 5% increase in current and voltage SNMs respectively showing no compromise in noise immunity when compared to the Existing D8T SRAM Cell. The proposed TGD8T SRAM Cell is implemented in Cadence Virtuoso using gpdk 45 nm technology at a supply voltage of 0.5 V.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
利用传输门提高SRAM单元的速度
所有电池供电的设备都需要快速响应的主存储器。静态RAM由于其高速和高性能,在许多应用中常用作高速缓存和主存。SRAM单元设计面临的一个主要挑战是读破坏。本文介绍了传输门差分8T (TGD8T) SRAM单元,其中在现有D8T SRAM单元的反馈路径中使用传输门代替通路晶体管,以最小化通路晶体管上的电压降。这样可以减少读破坏的数量,提高数据传输速度。传输门已经使用高阈值电压(HVT)和低阈值电压(LVT)型mosfet实现。TGD8T SRAM Cell的读破坏量比现有的D8T SRAM Cell减少了66.59%。此外,对所提出设计的读破坏的瞬态分析表明,平均瞬态时间减少了29.45%。使用LVT型mosfet的TGD8T SRAM单元在使用HVT型mosfet的模型上进行数据传输时提供更短的上升时间和更低的电压降。利用n曲线法分析该电池的静态噪声裕度(SNM),结果表明,与现有的D8T SRAM电池相比,电流和电压的SNM分别提高了0.13%和5%,且抗噪能力没有降低。提出的TGD8T SRAM Cell在Cadence Virtuoso中使用gpdk 45 nm技术在0.5 V的电源电压下实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Real-Time IoT Based Arrhythmia Classifier Using Convolutional Neural Networks A Switched Capacitor Multilevel Inverter with Voltage Boosting Ability Development of Prediction and Forecasting Model for Dengue Disease using Machine Learning Algorithms Computational Method for Preterm Labor Prediction using Electrohysterogram Single Channel based Demarcation of Yogic and Non-Yogic Sleep Patterns using Observational Sleep EEG
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1