Effects of parasitic fringe capacitance on threshold voltage of underlap DG-MOSFET

P. Verma, Ashutosh Nandi
{"title":"Effects of parasitic fringe capacitance on threshold voltage of underlap DG-MOSFET","authors":"P. Verma, Ashutosh Nandi","doi":"10.1109/I2C2.2017.8321915","DOIUrl":null,"url":null,"abstract":"A compact model for the effect of parasitic fringe capacitance on the threshold voltage of a gate to source/drain (S/D) underlapped double-gate (DG)-MOSFET is developed. The authors' model includes the effects of channel thickness, oxide thickness and dielectric constant of a MOSFET structure. A simple expression is derived for the fringe capacitance and the threshold voltage. In this model, we show the effect of fringe capacitance on the threshold voltage by varying the channel thickness, oxide thickness, and dielectric constant.","PeriodicalId":288351,"journal":{"name":"2017 International Conference on Intelligent Computing and Control (I2C2)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Intelligent Computing and Control (I2C2)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2C2.2017.8321915","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A compact model for the effect of parasitic fringe capacitance on the threshold voltage of a gate to source/drain (S/D) underlapped double-gate (DG)-MOSFET is developed. The authors' model includes the effects of channel thickness, oxide thickness and dielectric constant of a MOSFET structure. A simple expression is derived for the fringe capacitance and the threshold voltage. In this model, we show the effect of fringe capacitance on the threshold voltage by varying the channel thickness, oxide thickness, and dielectric constant.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
寄生条纹电容对下搭接DG-MOSFET阈值电压的影响
建立了寄生条纹电容对栅极-源极/漏极(S/D)叠置双栅(DG)-MOSFET阈值电压影响的紧凑模型。该模型考虑了MOSFET结构的沟道厚度、氧化物厚度和介电常数的影响。导出了条纹电容和阈值电压的简单表达式。在这个模型中,我们通过改变通道厚度、氧化物厚度和介电常数来显示条纹电容对阈值电压的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Automated coconut tree climber Homomorphic encryption-state of the art Automatic toll payment, alcohol detection, load and vehicle information using Internet of things & mailing system Performance prediction using modified clustering techniques with fuzzy association rule mining approach for retail Enhancing pattern recognition in social networking dataset by using bisecting KMean
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1