{"title":"High Performance VLSI Architecture of Multiplexer and Demultiplexer Using various Adiabatic Logic","authors":"S. Karunakaran, P. Snehith","doi":"10.1109/ICSTCEE54422.2021.9708556","DOIUrl":null,"url":null,"abstract":"Using adiabatic logics, we proposed the design and evaluation of a 1:16 Multiplexer and a 16:1 De-Multiplexer in this paper. We used traditional static CMOS logic to implement a 1:16 Multiplexer and a 16:1 De-multiplexer to compare the strength of static cmos logic and adiabatic logic. In many vlsi designs, power consumption is the most important factor. We used adiabatic logics to implement a 1:16 Multiplexer and 16:1 Demultiplexer in static CMOS logic to minimize power consumption. The adiabatic logics are 2N2P and 2N2N2P where in both the adiabatic logics use cross-coupled transistor for adiabatic operation. Adiabatic logic uses reverse logic and energy recovery technique that results in less power dissipation when compared to static CMOS logic. In static CMOS logic, we will give constant power source as Vdd. So, the total energy gets dissipated across the resistor, the energy stored by the capacitor will be very less because of this energy recovery is not happened as in case of static CMOS logic. In adiabatic logic we will give slowly varying ramp signal as vdd. So, the total energy is not dissipated across resistor and the capacitor starts charging. In the discharging phase the energy stored by the capacitor is sent back to the source because of this energy consumption is reduced. This is the energy recovery technique which happens in adiabatic logics.","PeriodicalId":146490,"journal":{"name":"2021 Second International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Second International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSTCEE54422.2021.9708556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Using adiabatic logics, we proposed the design and evaluation of a 1:16 Multiplexer and a 16:1 De-Multiplexer in this paper. We used traditional static CMOS logic to implement a 1:16 Multiplexer and a 16:1 De-multiplexer to compare the strength of static cmos logic and adiabatic logic. In many vlsi designs, power consumption is the most important factor. We used adiabatic logics to implement a 1:16 Multiplexer and 16:1 Demultiplexer in static CMOS logic to minimize power consumption. The adiabatic logics are 2N2P and 2N2N2P where in both the adiabatic logics use cross-coupled transistor for adiabatic operation. Adiabatic logic uses reverse logic and energy recovery technique that results in less power dissipation when compared to static CMOS logic. In static CMOS logic, we will give constant power source as Vdd. So, the total energy gets dissipated across the resistor, the energy stored by the capacitor will be very less because of this energy recovery is not happened as in case of static CMOS logic. In adiabatic logic we will give slowly varying ramp signal as vdd. So, the total energy is not dissipated across resistor and the capacitor starts charging. In the discharging phase the energy stored by the capacitor is sent back to the source because of this energy consumption is reduced. This is the energy recovery technique which happens in adiabatic logics.