FPGA Implementation of High Speed Baugh-Wooley Multiplier Using Decomposition Logic

A. Kiran, Navdeep Prashar
{"title":"FPGA Implementation of High Speed Baugh-Wooley Multiplier Using Decomposition Logic","authors":"A. Kiran, Navdeep Prashar","doi":"10.5121/eeiej.2015.2301","DOIUrl":null,"url":null,"abstract":"The Baugh-Wooley algorithm is a well-known iterative algorithm for performing multiplication in digital signal processing applications. Decomposition logic is used with Baugh-Wooley algorithm to enhance the speed and to reduce the critical path delay. In this paper a high speed multiplier is designed and implemented using decomposition logic and Baugh-Wooley algorithm. The result is compared with booth multiplier. FPGA based architecture is presented and design has been implemented using Xilinx 12.3 device.","PeriodicalId":412391,"journal":{"name":"ChemRN: Materials Processing (Topic)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-08-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ChemRN: Materials Processing (Topic)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5121/eeiej.2015.2301","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The Baugh-Wooley algorithm is a well-known iterative algorithm for performing multiplication in digital signal processing applications. Decomposition logic is used with Baugh-Wooley algorithm to enhance the speed and to reduce the critical path delay. In this paper a high speed multiplier is designed and implemented using decomposition logic and Baugh-Wooley algorithm. The result is compared with booth multiplier. FPGA based architecture is presented and design has been implemented using Xilinx 12.3 device.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于分解逻辑的高速Baugh-Wooley乘法器FPGA实现
Baugh-Wooley算法是一种在数字信号处理应用中进行乘法运算的著名迭代算法。分解逻辑与Baugh-Wooley算法相结合,提高了速度,减少了关键路径延迟。本文利用分解逻辑和Baugh-Wooley算法设计并实现了高速乘法器。结果与展位乘数进行比较。提出了基于FPGA的结构,并在Xilinx 12.3器件上实现了设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Compression Molding of Anisotropic Ndfeb Bonded Magnets in a Polycarbonate Matrix Digital Materials Design by Thermal-Fluid Science for Multi-Metals Additive Manufacturing Microstructure Analysis of Resistance Spot Welding of Commercial Low Carbon Steel using WC Micro-Powder Establishing the Rotation Speed Variation Range Limits for Auto-Excitation of Self-Oscillating Grinding in a Tumbling Mill Implementation of the Plasmochemical Activation of Technological Solutions in the Process of Ecologization of Malt Production
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1