Fault-tolerance and reconfigurability issues in massively parallel architectures

F. Distante, M. Sami, R. Stefanelli
{"title":"Fault-tolerance and reconfigurability issues in massively parallel architectures","authors":"F. Distante, M. Sami, R. Stefanelli","doi":"10.1109/CAMP.1995.521058","DOIUrl":null,"url":null,"abstract":"Fault tolerance is a basic requirement for many applications of massively parallel architectures; these, in turn, provide the opportunity to exploit regularity of the architecture to perform reconfiguration with a relatively simple interconnection structure and reduced number of spare elements. Interconnection complexity is taken as the guiding figure of merit. Reconfiguration approaches based on a stringent channel width limitation are presented. Performances are seen to be very good; furthermore, the solution can be extended to a comprehensive fault model, allowing the presence of faults in bus segments and switches as well as in PEs.","PeriodicalId":277209,"journal":{"name":"Proceedings of Conference on Computer Architectures for Machine Perception","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-09-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Conference on Computer Architectures for Machine Perception","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CAMP.1995.521058","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Fault tolerance is a basic requirement for many applications of massively parallel architectures; these, in turn, provide the opportunity to exploit regularity of the architecture to perform reconfiguration with a relatively simple interconnection structure and reduced number of spare elements. Interconnection complexity is taken as the guiding figure of merit. Reconfiguration approaches based on a stringent channel width limitation are presented. Performances are seen to be very good; furthermore, the solution can be extended to a comprehensive fault model, allowing the presence of faults in bus segments and switches as well as in PEs.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
大规模并行架构中的容错和可重构性问题
容错是许多大规模并行架构应用的基本要求;这些,反过来,提供了利用体系结构的规则来使用相对简单的互连结构和减少备用元素的数量来执行重新配置的机会。互连复杂性作为指导性指标。提出了基于严格信道宽度限制的重构方法。演出看起来非常好;此外,该解决方案可以扩展到一个全面的故障模型,允许在总线段和交换机以及pe中存在故障。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Object parts matching using Hopfield neural networks Systolic cellular logic: architecture and performance evaluation Hierarchical and modular attention Parallelizable asychronous by blocks algorithms for neural computing Solving the shape-from-shading problem on the CM-5
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1