Implementation of low power N-bit hybrid parallel prefix adder using Xilinx-ISE

Kiran Kumar Gopathoti, Naguri Divya Sruthi
{"title":"Implementation of low power N-bit hybrid parallel prefix adder using Xilinx-ISE","authors":"Kiran Kumar Gopathoti, Naguri Divya Sruthi","doi":"10.58599/ijsmem.2023.1104","DOIUrl":null,"url":null,"abstract":"Recently, digital circuitry has demanded a decrease in space and power by decreasing time while simultaneously improving performance in speed. This has resulted in a need for more efficient use of the available space. Adders are fundamental components that are used in the construction of digital circuits. As a consequence of this, the performance of adders has to be improved in order to enhance the performance of integrated circuits that are used in the real world. The creation of a novel parallel prefix adder (PPA) architecture known as Hybrid PPA is the primary topic of this article. Hybrid PPA makes use of full carrier generation (FCG), full sum generation (FSG), half carry generation (HCG), and half sum generation (HSG) blocks. In addition to this, the N-bit Hybrid-PPA is constructed with features that may be reconfigured, and these features utilise square root additions through modified sum carry selection (MSCS). In addition, the implementation of multiplexer switching logic, which selects the whole sum bits and carry bits in a high-speed manner, reduces the amount of propagation time necessary for the generation of the sum and carry output. The results of the simulation show that using the proposed Hybrid PPA results in a reduction in area, latency, and power consumption when compared to using basic adders or approaches that are considered to be state of the art.","PeriodicalId":103282,"journal":{"name":"International Journal of Scientific Methods in Engineering and Management","volume":"105 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Scientific Methods in Engineering and Management","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.58599/ijsmem.2023.1104","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Recently, digital circuitry has demanded a decrease in space and power by decreasing time while simultaneously improving performance in speed. This has resulted in a need for more efficient use of the available space. Adders are fundamental components that are used in the construction of digital circuits. As a consequence of this, the performance of adders has to be improved in order to enhance the performance of integrated circuits that are used in the real world. The creation of a novel parallel prefix adder (PPA) architecture known as Hybrid PPA is the primary topic of this article. Hybrid PPA makes use of full carrier generation (FCG), full sum generation (FSG), half carry generation (HCG), and half sum generation (HSG) blocks. In addition to this, the N-bit Hybrid-PPA is constructed with features that may be reconfigured, and these features utilise square root additions through modified sum carry selection (MSCS). In addition, the implementation of multiplexer switching logic, which selects the whole sum bits and carry bits in a high-speed manner, reduces the amount of propagation time necessary for the generation of the sum and carry output. The results of the simulation show that using the proposed Hybrid PPA results in a reduction in area, latency, and power consumption when compared to using basic adders or approaches that are considered to be state of the art.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
使用Xilinx-ISE实现低功耗n位混合并行前缀加法器
最近,数字电路要求通过减少时间来减少空间和功率,同时提高速度的性能。这导致需要更有效地利用可用空间。加法器是构建数字电路的基本元件。因此,为了提高实际应用中集成电路的性能,必须改进加法器的性能。本文的主要主题是创建一种称为Hybrid PPA的新型并行前缀加法器(PPA)体系结构。混合PPA采用全载波发电(FCG)、全和发电(FSG)、半载波发电(HCG)和半和发电(HSG)模块。除此之外,n位Hybrid-PPA具有可重新配置的特征,这些特征通过修改和进位选择(MSCS)利用平方根加法。此外,多路复用器交换逻辑的实现以高速方式选择整个和位和进位,减少了产生和和进位输出所需的传播时间。仿真结果表明,与使用被认为是最先进的基本加法器或方法相比,使用拟议的混合PPA可减少面积、延迟和功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Implementation of small cell antenna based massive MIMO system for high spectrum and energy efficiencies Information Preservation and Restore Strategies for the Cloud Era Energy-Saving Smart-Home Automation System Based on the Internet of Things Content based word image retrieval using multi-layer perception based convolutional neural networks A Review on low-Power VLSI CMOS and CNTFET Circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1