A novel design of low power and high speed hybrid multiplier

N. Jagadeeshkumar, D. Meganathan
{"title":"A novel design of low power and high speed hybrid multiplier","authors":"N. Jagadeeshkumar, D. Meganathan","doi":"10.1109/ICSCN.2017.8085724","DOIUrl":null,"url":null,"abstract":"This paper presents the design of a rounded, truncated hybrid multiplier. The maximum absolute error is ensured to be less than one unit of least position. The proposed strategy includes deletion, reduction of partial product bits of multiplier in order to reduce the number of full adders and half adders used during partial product reduction. The high speed computing system requires high-speed and low-power multipliers. This paper proposes a high performance hybrid tree multiplier by using both Wallace and Dadda methods in partial product reduction. The partial products are separated into four groups. Dadda reduction is used in group1 and group4, whereas Wallace tree reduction method is used in the remaining groups. Additionally, the Ling adder is incorporated in the proposed hybrid multiplier in the final stage, to reduce the final carry-propagation delay. The design is implemented, simulated and evaluated using H-SPICE tool with 32nm CMOS predictive technology model(PTM).","PeriodicalId":383458,"journal":{"name":"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)","volume":"85 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSCN.2017.8085724","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents the design of a rounded, truncated hybrid multiplier. The maximum absolute error is ensured to be less than one unit of least position. The proposed strategy includes deletion, reduction of partial product bits of multiplier in order to reduce the number of full adders and half adders used during partial product reduction. The high speed computing system requires high-speed and low-power multipliers. This paper proposes a high performance hybrid tree multiplier by using both Wallace and Dadda methods in partial product reduction. The partial products are separated into four groups. Dadda reduction is used in group1 and group4, whereas Wallace tree reduction method is used in the remaining groups. Additionally, the Ling adder is incorporated in the proposed hybrid multiplier in the final stage, to reduce the final carry-propagation delay. The design is implemented, simulated and evaluated using H-SPICE tool with 32nm CMOS predictive technology model(PTM).
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新型的低功耗高速混合倍增器设计
本文提出了一种圆形截尾混合乘法器的设计。保证最大绝对误差小于最小位置的一个单位。该策略包括删除和减少乘法器的部分乘积位,以减少部分乘积约简过程中使用的全加法器和半加法器的数量。高速计算系统需要高速、低功耗的乘法器。在部分积约简中,采用Wallace和Dadda方法,提出了一种高性能的杂交树乘法器。部分产物分为四组。组1和组4采用达达约简,其余组采用华莱士树约简法。此外,在最后阶段,Ling加法器被纳入所提出的混合乘法器中,以减少最终的携带传播延迟。利用H-SPICE工具和32nm CMOS预测技术模型(PTM)对该设计进行了实现、仿真和评估。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and implementation of programmable read only memory using reversible decoder on FPGA Literature survey on traffic-based server load balancing using SDN and open flow A survey on ARP cache poisoning and techniques for detection and mitigation Machine condition monitoring using audio signature analysis Robust audio watermarking for monitoring and information embedding
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1