Simulation of Digital Clock and Data Recovery of Strongly Disturbed Signals

M. Kubícek
{"title":"Simulation of Digital Clock and Data Recovery of Strongly Disturbed Signals","authors":"M. Kubícek","doi":"10.1109/RADIOELEK.2007.371478","DOIUrl":null,"url":null,"abstract":"The paper describes a simulation model of a software and hardware recovery circuit. Performance of both models is compared and drawbacks of software recovery are discussed. To model different link conditions, signal source and data path models were created (to model jitter and noise of received signal). All simulations were performed in the Mentor Graphic's SystemVision 4.4 environment using VHDL-AMS models of signal source, data path and recovery circuits. The software recovery algorithm is written in synthesizable subset of VHDL and can be directly used as a part of an FPGA design.","PeriodicalId":446406,"journal":{"name":"2007 17th International Conference Radioelektronika","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-04-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 17th International Conference Radioelektronika","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADIOELEK.2007.371478","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The paper describes a simulation model of a software and hardware recovery circuit. Performance of both models is compared and drawbacks of software recovery are discussed. To model different link conditions, signal source and data path models were created (to model jitter and noise of received signal). All simulations were performed in the Mentor Graphic's SystemVision 4.4 environment using VHDL-AMS models of signal source, data path and recovery circuits. The software recovery algorithm is written in synthesizable subset of VHDL and can be directly used as a part of an FPGA design.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
强干扰信号的数字时钟仿真与数据恢复
本文介绍了一种软硬件恢复电路的仿真模型。比较了两种模型的性能,讨论了软件恢复的不足。为了模拟不同的链路条件,建立了信号源和数据路径模型(用于模拟接收信号的抖动和噪声)。所有仿真均在Mentor Graphic的SystemVision 4.4环境中使用信号源、数据路径和恢复电路的VHDL-AMS模型进行。软件恢复算法是用VHDL的可合成子集编写的,可以直接用作FPGA设计的一部分。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Through-Wall Propagation Measurements Comparison of Real-coding Genetic Algorithm with Particle Swarm Optimization on the bandgap bandwidth maximization problem Automated Workplace for Measurement of Directional Characteristics of Microphones Image Processing with Invertible Rapid Transform A Performance of Wireless Ad-Hoc Network Routing Protocol
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1