An Integrated Failure Analysis Environment: An Experimental Model For Research And Development

P. Marcoux, T. Cass, R. R. Clark, D. M. Hayes, Sau-Lan Ng, Y. Nishi, B. Phillips
{"title":"An Integrated Failure Analysis Environment: An Experimental Model For Research And Development","authors":"P. Marcoux, T. Cass, R. R. Clark, D. M. Hayes, Sau-Lan Ng, Y. Nishi, B. Phillips","doi":"10.1109/ISSM.1994.729440","DOIUrl":null,"url":null,"abstract":"The development of advanced integrated circuit processes requires a methodology for efficient reduction of defect density. Our methodology integrates standard electrical tests, novel test data analyses, and stripback to determine the physical causes for electrical faults. The process of observing defects with an optical microscope or SEM was made accurate and rapid by a computer controlled stage. This paper describes application of this environment using selected examples from the development of a 0.6 um CMOS process.","PeriodicalId":114928,"journal":{"name":"International Symposium on Semiconductor Manufacturing, Extended Abstracts of ISSM","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-06-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Symposium on Semiconductor Manufacturing, Extended Abstracts of ISSM","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSM.1994.729440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The development of advanced integrated circuit processes requires a methodology for efficient reduction of defect density. Our methodology integrates standard electrical tests, novel test data analyses, and stripback to determine the physical causes for electrical faults. The process of observing defects with an optical microscope or SEM was made accurate and rapid by a computer controlled stage. This paper describes application of this environment using selected examples from the development of a 0.6 um CMOS process.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
集成故障分析环境:研究与开发的实验模型
先进集成电路工艺的发展需要一种有效降低缺陷密度的方法。我们的方法集成了标准的电气测试,新颖的测试数据分析和回溯,以确定电气故障的物理原因。在计算机控制台上,利用光学显微镜或扫描电子显微镜对缺陷进行精确、快速的观察。本文介绍了该环境的应用,并选择了开发0.6 um CMOS工艺的例子。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Many-Kinds Small-Amount Production In ASIC Factory A Proposal For The Corrosive Gas Distribution System Eouipment Modeling: A Tool To Cost Reduction Design Of Manufacturing Strategy With Wafer Cost Estimation Results Of An Implant Masking Integrated Workcall In A Development Facility
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1