Architecture of the high-speed standard basis multiplier with delay-boxes over GF(2/sup m/)

Sungsoo Choi, Youngkou Lee, Ho-Yun Jeon, Kiseon Kim
{"title":"Architecture of the high-speed standard basis multiplier with delay-boxes over GF(2/sup m/)","authors":"Sungsoo Choi, Youngkou Lee, Ho-Yun Jeon, Kiseon Kim","doi":"10.1109/TENCON.2001.949623","DOIUrl":null,"url":null,"abstract":"We design an alternative of the high-speed parallel multiplier based on the standard basis over GF(2/sup m/). it is composed of three types of general multiplier cells (GMC) and two types of delay boxes (DB) When we implement the proposed multiplier over GF(2/sup 8/) by using 0.8 /spl mu/m CMOS standard cell library, at the 185 MHz clock-rate, the implemented multiplier has less complexity, ie, a 25% reduction from that of Berlekamp (1982) and a 33% reduction from that of Jain et al., (1998). For power-consumption, the implemented multiplier has a 29% reduction from that of Jain.","PeriodicalId":358168,"journal":{"name":"Proceedings of IEEE Region 10 International Conference on Electrical and Electronic Technology. TENCON 2001 (Cat. No.01CH37239)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-08-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE Region 10 International Conference on Electrical and Electronic Technology. TENCON 2001 (Cat. No.01CH37239)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2001.949623","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

We design an alternative of the high-speed parallel multiplier based on the standard basis over GF(2/sup m/). it is composed of three types of general multiplier cells (GMC) and two types of delay boxes (DB) When we implement the proposed multiplier over GF(2/sup 8/) by using 0.8 /spl mu/m CMOS standard cell library, at the 185 MHz clock-rate, the implemented multiplier has less complexity, ie, a 25% reduction from that of Berlekamp (1982) and a 33% reduction from that of Jain et al., (1998). For power-consumption, the implemented multiplier has a 29% reduction from that of Jain.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
GF(2/sup m/)以上延时盒高速标准基乘法器结构
我们设计了一种高速并行乘法器的替代方案,该方案基于GF(2/sup m/)的标准基。它由三种类型的通用乘法器单元(GMC)和两种类型的延迟盒(DB)组成。当我们使用0.8 /spl mu/m CMOS标准单元库在185mhz时钟速率下实现GF(2/sup 8/)上提出的乘法器时,实现的乘法器具有较低的复杂性,即比Berlekamp(1982)减少25%,比Jain等人(1998)减少33%。对于能量消耗,实现的乘数比耆那教减少了29%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Investigation of a fault tolerant and high performance motor drive for critical applications An optical fiber feeder system and performance for cellular microcell 800 MHz CDMA systems Reactive web policing based on self-organizing maps Features preserving filters using fuzzy Kohonen clustering network in detection of impulse noise Reliability modeling incorporating error processes for Internet-distributed software
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1