A New Double Data Rate(DDR) Dual-Mode Duobinary Transmitter Architecture

M. Sharad, V. Pasupureddi, P. Mandal
{"title":"A New Double Data Rate(DDR) Dual-Mode Duobinary Transmitter Architecture","authors":"M. Sharad, V. Pasupureddi, P. Mandal","doi":"10.1109/VLSID.2011.52","DOIUrl":null,"url":null,"abstract":"A conventional duo binary transmitter needs a clock frequency equal to transmission data rate and for high speed data transmission the clock frequency defines the transmission limit. In this work we propose a double data rate duo binary transmitter architecture. It uses a clock frequency half of the output data transmission rate and hence achieves double the transmission rate for a given clock frequency as compared to a conventional duo binary transmitter. In this architecture, duo binary precoder is integrated into the last stage of a tree structured serializer to combine two high speed NRZ data streams at half the output data rate. Two modes for the precoder have been incorporated into the design. The first mode is applicable for data transmission over copper back plane where the channel transfer characteristic is exploited to provide the duo binary spectral shaping and the transmitter performs duo binary precoding. In the second mode, filtering operation follows duo binary precoding at the transmitter and hence is applicable for optical transmission where the high bandwidth channel can not provide the required spectral shaping. A delay locked loop(DLL) based clock multiply unit(CMU) is employed to generate a high frequency, low jitter clock with 50% duty cycle needed for the realization of the proposed transmitter architecture. The design is implemented in 1.8-V, 0.18-?m Digital CMOS technology. The duo binary transmitter circuit works up-to 10-Gb/s speed and consumes 20-mW power.","PeriodicalId":371062,"journal":{"name":"2011 24th Internatioal Conference on VLSI Design","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-01-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 24th Internatioal Conference on VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSID.2011.52","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A conventional duo binary transmitter needs a clock frequency equal to transmission data rate and for high speed data transmission the clock frequency defines the transmission limit. In this work we propose a double data rate duo binary transmitter architecture. It uses a clock frequency half of the output data transmission rate and hence achieves double the transmission rate for a given clock frequency as compared to a conventional duo binary transmitter. In this architecture, duo binary precoder is integrated into the last stage of a tree structured serializer to combine two high speed NRZ data streams at half the output data rate. Two modes for the precoder have been incorporated into the design. The first mode is applicable for data transmission over copper back plane where the channel transfer characteristic is exploited to provide the duo binary spectral shaping and the transmitter performs duo binary precoding. In the second mode, filtering operation follows duo binary precoding at the transmitter and hence is applicable for optical transmission where the high bandwidth channel can not provide the required spectral shaping. A delay locked loop(DLL) based clock multiply unit(CMU) is employed to generate a high frequency, low jitter clock with 50% duty cycle needed for the realization of the proposed transmitter architecture. The design is implemented in 1.8-V, 0.18-?m Digital CMOS technology. The duo binary transmitter circuit works up-to 10-Gb/s speed and consumes 20-mW power.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新的双数据速率(DDR)双模双二进制发射机结构
传统的双二进制发射机需要一个等于传输数据速率的时钟频率,对于高速数据传输,时钟频率定义了传输限制。在这项工作中,我们提出了一种双数据速率双二进制发射机架构。它使用输出数据传输速率的时钟频率的一半,因此在给定的时钟频率下,与传统的双二进制发射机相比,实现了两倍的传输速率。在该体系结构中,二进制预编码器被集成到树结构序列化器的最后阶段,以一半的输出数据速率组合两个高速NRZ数据流。两种模式的预编码器已纳入设计。第一种模式适用于铜背板上的数据传输,其中利用信道传输特性提供双二进制频谱整形,发射机进行双二进制预编码。在第二种方式中,滤波操作在发送端遵循双二进制预编码,因此适用于高带宽信道无法提供所需频谱整形的光传输。采用基于延迟锁相环(DLL)的时钟乘单元(CMU)产生50%占空比的高频低抖动时钟,以实现所提出的发射机结构。该设计实现在1.8 v, 0.18-?m数字CMOS技术。双二进制传输电路的工作速度高达10gb /s,功耗为20mw。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Intra-Flit Skew Reduction for Asynchronous Bypass Channel in NoCs Multiple Fault Diagnosis Based on Multiple Fault Simulation Using Particle Swarm Optimization A GPU Algorithm for IC Floorplanning: Specification, Analysis and Optimization Low Offset, Low Noise, Variable Gain Interfacing Circuit with a Novel Scheme for Sensor Sensitivity and Offset Compensation for MEMS Based, Wheatstone Bridge Type, Resistive Smart Sensor Feedback Based Supply Voltage Control for Temperature Variation Tolerant PUFs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1