U. Yodprasit, M. Motoyoshi, R. Fujimoto, K. Takano, M. Fujishima
{"title":"A 2.6-mW 106-GHz transmission-line-based voltage-controlled oscillator integrated in a 65-nm CMOS process","authors":"U. Yodprasit, M. Motoyoshi, R. Fujimoto, K. Takano, M. Fujishima","doi":"10.1109/RWS.2011.5725514","DOIUrl":null,"url":null,"abstract":"In this paper, we report a low-power voltage-controlled oscillator optimized for an operation around 100 GHz. The ultimate targets of this design are to maximize the oscillation frequency and minimize the power consumption of the oscillator. At the same time, the oscillator must provide a reasonable tuning range and an acceptable phase noise performance. To achieve these stringent requirements, the design procedure has been carefully considered. In addition, modifications from standard RF CMOS process are omitted to simplify the design process. The implemented oscillator uses transmission lines as the inductive element and inversion-mode MOSFET varactors as the tuning element. Integrated in a 65-nm CMOS process, the oscillator can operate with a supply voltage of as low as 0.7 V while exhibiting a tuning range between 105.48 to 106.88 GHz, a phase noise at the center of the tuning range of −89.2 dBc/Hz at 1-MHz offset (−105.9 dBc/Hz at 3-MHz offset) and consuming 2.59 mW (including output buffers).","PeriodicalId":250672,"journal":{"name":"2011 IEEE Radio and Wireless Symposium","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio and Wireless Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RWS.2011.5725514","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper, we report a low-power voltage-controlled oscillator optimized for an operation around 100 GHz. The ultimate targets of this design are to maximize the oscillation frequency and minimize the power consumption of the oscillator. At the same time, the oscillator must provide a reasonable tuning range and an acceptable phase noise performance. To achieve these stringent requirements, the design procedure has been carefully considered. In addition, modifications from standard RF CMOS process are omitted to simplify the design process. The implemented oscillator uses transmission lines as the inductive element and inversion-mode MOSFET varactors as the tuning element. Integrated in a 65-nm CMOS process, the oscillator can operate with a supply voltage of as low as 0.7 V while exhibiting a tuning range between 105.48 to 106.88 GHz, a phase noise at the center of the tuning range of −89.2 dBc/Hz at 1-MHz offset (−105.9 dBc/Hz at 3-MHz offset) and consuming 2.59 mW (including output buffers).