L. M. Davis, D. Garrett, G. Woodward, M. Bickerstaff, F. Mullany
{"title":"System architecture and ASICs for a MIMO 3GPP-HSDPA receiver","authors":"L. M. Davis, D. Garrett, G. Woodward, M. Bickerstaff, F. Mullany","doi":"10.1109/VETECS.2003.1207739","DOIUrl":null,"url":null,"abstract":"Multiple-input multiple-output (MIMO) technology has been proposed for the high speed downlink packet access (HSDPA) extension to the 3GPP mobile wireless standard to achieve high data throughput with significantly increased spectral efficiency. Data is encoded, interleaved, spread and transmitted over multiple antennas. This paper presents an architecture for a baseband MIMO HSDPA receiver. The architecture is based on two prototype silicon devices that perform MIMO detection and turbo decoding. System simulations prove the high performance potential of the MIMO proposal for HSDPA. Furthermore, the acceptable complexity of both devices demonstrates the practicality of a single chip solution for an HSDPA MIMO receiver.","PeriodicalId":272763,"journal":{"name":"The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring.","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-04-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"20","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VETECS.2003.1207739","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 20
Abstract
Multiple-input multiple-output (MIMO) technology has been proposed for the high speed downlink packet access (HSDPA) extension to the 3GPP mobile wireless standard to achieve high data throughput with significantly increased spectral efficiency. Data is encoded, interleaved, spread and transmitted over multiple antennas. This paper presents an architecture for a baseband MIMO HSDPA receiver. The architecture is based on two prototype silicon devices that perform MIMO detection and turbo decoding. System simulations prove the high performance potential of the MIMO proposal for HSDPA. Furthermore, the acceptable complexity of both devices demonstrates the practicality of a single chip solution for an HSDPA MIMO receiver.