The design and simulation of a 400/533Mbps DDR-II SDRAM memory interconnect bus

M. Sharawi, M. Al-Qdah
{"title":"The design and simulation of a 400/533Mbps DDR-II SDRAM memory interconnect bus","authors":"M. Sharawi, M. Al-Qdah","doi":"10.1109/SSD.2008.4632797","DOIUrl":null,"url":null,"abstract":"A major bottleneck in todaypsilas computer system performance is the speed of the main memory bus. A memory bus should be carefully designed for good signal integrity (SI) and timing performance. This paper presents the design, modelling and simulation of a double data rate synchronous dynamic RAM (DDR-II SDRAM) memory bus operating at 400/533 Mbps. Three bus topologies are investigated and compared in terms of the amount of inter-symbol-interference (ISI) and the eye-width (EW). The topology with on-die-termination (ODT) gave about 95% improvement in ISI reduction, and about 37% and 12% improvement in the eye-width for the worst case write and read operations for the 400 Mbps data rate, respectively, when compared to the conventional mother board termination (MBT) scheme.","PeriodicalId":267264,"journal":{"name":"2008 5th International Multi-Conference on Systems, Signals and Devices","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 5th International Multi-Conference on Systems, Signals and Devices","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSD.2008.4632797","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

A major bottleneck in todaypsilas computer system performance is the speed of the main memory bus. A memory bus should be carefully designed for good signal integrity (SI) and timing performance. This paper presents the design, modelling and simulation of a double data rate synchronous dynamic RAM (DDR-II SDRAM) memory bus operating at 400/533 Mbps. Three bus topologies are investigated and compared in terms of the amount of inter-symbol-interference (ISI) and the eye-width (EW). The topology with on-die-termination (ODT) gave about 95% improvement in ISI reduction, and about 37% and 12% improvement in the eye-width for the worst case write and read operations for the 400 Mbps data rate, respectively, when compared to the conventional mother board termination (MBT) scheme.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
400/533Mbps DDR-II SDRAM存储器互连总线的设计与仿真
当今计算机系统性能的一个主要瓶颈是主存储器总线的速度。存储器总线应该精心设计,以获得良好的信号完整性(SI)和时序性能。本文介绍了一种工作速度为400/ 533mbps的双数据速率同步动态RAM (DDR-II SDRAM)存储器总线的设计、建模和仿真。从符号间干扰(ISI)和眼宽(EW)的角度对三种总线拓扑进行了研究和比较。与传统的主板终止(MBT)方案相比,具有片上终止(ODT)的拓扑结构在ISI减少方面提高了约95%,在400mbps数据速率的最坏情况下写入和读取操作的眼宽方面分别提高了约37%和12%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Synthesis of a robust neural input-state feedback controller for nonlinear systems Rapid joint semi-blind estimation algorithm for carrier phase and timing parameter A new filter design for uniform linear array Robust sensorless speed control purpose for induction motors Marine propeller dynamics modeling using a frequency domain approach
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1