Spintronic Threshold Logic Array (STLA) - a compact, low leakage, non-volatile gate array architecture

N. Nukala, Niranjan S. Kulkarni, S. Vrudhula
{"title":"Spintronic Threshold Logic Array (STLA) - a compact, low leakage, non-volatile gate array architecture","authors":"N. Nukala, Niranjan S. Kulkarni, S. Vrudhula","doi":"10.1145/2765491.2765525","DOIUrl":null,"url":null,"abstract":"This paper describes a novel, first of its kind architecture for a threshold logic gate using conventional MOSFETs and an STT-MTJ (Spin Torque Transfer-Magnetic Tunnelling Junction) device. The resulting cell, called STL which is extremely compact can be programmed to realize a large number of threshold functions, many of which would require a multilevel network of conventional CMOS logic gates. Next, we describe a novel array architecture consisting of STL cells onto which complex logic networks can be mapped. The resulting array, called STLA has several advantages not available with conventional logic. This type of logic (1) is non-volatile, (2) is structurally regular and operates like DRAM, (3) is fully observable and controllable, (4) has zero standby power. These advantages are demonstrated by implementing a 16-bit carry look-ahead adder and compared with two optimized conventional FPGA implementations (Carry Look Ahead Adder and Ripple Carry Adder). The STLA has 12X lower transistor count (compared to CLA-FPGA) and 10X reduction (compared to RCA-FPGA) with comparable energy which will continue to reduce as the STT-MTJ device technology matures.","PeriodicalId":287602,"journal":{"name":"2012 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/2765491.2765525","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

This paper describes a novel, first of its kind architecture for a threshold logic gate using conventional MOSFETs and an STT-MTJ (Spin Torque Transfer-Magnetic Tunnelling Junction) device. The resulting cell, called STL which is extremely compact can be programmed to realize a large number of threshold functions, many of which would require a multilevel network of conventional CMOS logic gates. Next, we describe a novel array architecture consisting of STL cells onto which complex logic networks can be mapped. The resulting array, called STLA has several advantages not available with conventional logic. This type of logic (1) is non-volatile, (2) is structurally regular and operates like DRAM, (3) is fully observable and controllable, (4) has zero standby power. These advantages are demonstrated by implementing a 16-bit carry look-ahead adder and compared with two optimized conventional FPGA implementations (Carry Look Ahead Adder and Ripple Carry Adder). The STLA has 12X lower transistor count (compared to CLA-FPGA) and 10X reduction (compared to RCA-FPGA) with comparable energy which will continue to reduce as the STT-MTJ device technology matures.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
自旋电子阈值逻辑阵列(STLA) -一个紧凑,低泄漏,非易失性门阵列架构
本文描述了一种新颖的,首次使用传统mosfet和STT-MTJ(自旋扭矩传递-磁隧道结)器件的阈值逻辑门的结构。由此产生的单元称为STL,它非常紧凑,可以通过编程来实现大量的阈值函数,其中许多阈值函数需要传统CMOS逻辑门的多级网络。接下来,我们描述了一种由STL单元组成的新型阵列架构,可以将复杂的逻辑网络映射到其上。生成的数组称为STLA,它具有传统逻辑所不具备的几个优点。这种类型的逻辑(1)是非易失性的,(2)结构规则,像DRAM一样工作,(3)完全可观察和可控,(4)零待机功率。这些优点通过实现一个16位进位前置加法器来证明,并与两种优化的传统FPGA实现(进位前置加法器和纹波进位加法器)进行了比较。STLA的晶体管数量减少了12倍(与CLA-FPGA相比),能耗减少了10倍(与RCA-FPGA相比),随着STT-MTJ器件技术的成熟,能耗将继续降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Gate-level modeling for CMOS circuit simulation with ultimate FinFETs A novel write-scheme for data integrity in memristor-based crossbar memories Ternary volatile random access memory based on heterogeneous graphene-CMOS fabric Zero-performance-overhead online fault detection and diagnosis in 3D stacked integrated circuits A Monte Carlo analysis of a write method used in passive nanoelectronic crossbars
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1