FPGA based decimator using fully parallel technique for hearing aid applications

Karuna Grover, R. Mehra, Chandni
{"title":"FPGA based decimator using fully parallel technique for hearing aid applications","authors":"Karuna Grover, R. Mehra, Chandni","doi":"10.1109/CIACT.2017.7977358","DOIUrl":null,"url":null,"abstract":"In this paper, implementation of a decimator using fully parallel technique for hearing aid applications is considered. A hearing aid is helpful for the people having hearing loss to hear more precisely in both quiet and whirring situations. It helps a person with hearing loss to listen and communicate by making sounds audible and clearer. The technique employed for the design of the filter is Canonic Signed Digit (CSD) representation. The higher sampling rate of the signal is decimated to low sampling rate by implementing the filter using the multirate approach. The main aim of the paper is to analyze and simulate the decimation filter using MATLAB. It is then simulated with ISE and finally implemented on FPGA devices. The two FPGA devices used are Spartan-3E and Virtex 2Pro. The comparison is done on two filter structures, Direct-form FIR and Direct-Form Symmetric FIR, for hardware resource utilization and speed. The hardware result shows that the proposed decimation filter designed on Virtex 2P with Direct Form symmetric structure is 12.79% faster than that designed on Spartan3E. The designed FIR filter with symmetric structure designed on Virtex 2P displays effective utilization of area and better speed in comparison to the design with Direct-Form structure on Spartan-3E.","PeriodicalId":218079,"journal":{"name":"2017 3rd International Conference on Computational Intelligence & Communication Technology (CICT)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 3rd International Conference on Computational Intelligence & Communication Technology (CICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIACT.2017.7977358","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper, implementation of a decimator using fully parallel technique for hearing aid applications is considered. A hearing aid is helpful for the people having hearing loss to hear more precisely in both quiet and whirring situations. It helps a person with hearing loss to listen and communicate by making sounds audible and clearer. The technique employed for the design of the filter is Canonic Signed Digit (CSD) representation. The higher sampling rate of the signal is decimated to low sampling rate by implementing the filter using the multirate approach. The main aim of the paper is to analyze and simulate the decimation filter using MATLAB. It is then simulated with ISE and finally implemented on FPGA devices. The two FPGA devices used are Spartan-3E and Virtex 2Pro. The comparison is done on two filter structures, Direct-form FIR and Direct-Form Symmetric FIR, for hardware resource utilization and speed. The hardware result shows that the proposed decimation filter designed on Virtex 2P with Direct Form symmetric structure is 12.79% faster than that designed on Spartan3E. The designed FIR filter with symmetric structure designed on Virtex 2P displays effective utilization of area and better speed in comparison to the design with Direct-Form structure on Spartan-3E.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于FPGA的十进制全并行技术助听器应用
本文考虑了一种基于全并行技术的助听器抽取器的实现。助听器有助于听力损失的人在安静和嘈杂的情况下听得更准确。它通过使声音清晰可听来帮助听力损失的人倾听和交流。滤波器的设计采用标准签名数字(CSD)表示技术。通过使用多速率方法实现滤波器,将信号的高采样率抽取到低采样率。本文的主要目的是利用MATLAB对抽取滤波器进行分析和仿真。然后用ISE进行仿真,最后在FPGA器件上实现。使用的FPGA器件为Spartan-3E和Virtex 2Pro。对直接形式FIR和直接形式对称FIR两种滤波器结构进行了硬件资源利用率和速度的比较。硬件结果表明,在Virtex 2P上设计的直接形式对称结构的抽取滤波器比在Spartan3E上设计的抽取滤波器速度快12.79%。所设计的对称结构FIR滤波器在Virtex 2P上设计,与在Spartan-3E上设计的Direct-Form结构相比,具有更有效的面积利用率和更快的速度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Smart solar tracking system for optimal power generation SVM with Gaussian kernel-based image spam detection on textual features Comparison between LDA & NMF for event-detection from large text stream data Research on the wisdom education platform of cloud computing architecture Robust TS fuzzy controller for helicopter via parallel distributed compensation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1