A study of Through-Silicon-Via impact on the 3D stacked IC layout

Daehyun Kim, K. Athikulwongse, S. Lim
{"title":"A study of Through-Silicon-Via impact on the 3D stacked IC layout","authors":"Daehyun Kim, K. Athikulwongse, S. Lim","doi":"10.1145/1687399.1687524","DOIUrl":null,"url":null,"abstract":"Through-Silicon-Via (TSV) is the enabling technology for the finegrained 3D integration of multiple dies into a single stack. These TSVs occupy non-negligible silicon area because of their sheer size. This significant silicon area occupied by the TSVs and the interconnections made to the TSVs greatly affect area, power, performance, and reliability of 3D IC layouts. Well-managed TSVs alleviate congestion, reduce wirelength, and improve performance, whereas excessive TSVs not only increase the die area, but also have negative impact on many design objectives. In this paper, we study the impact of TSV on various aspects of 3D layouts. We use GDSII layouts of 2D and 3D designs, and thoroughly compare the pros and cons of TSV usage. We propose a new force-directed 3D gate-level placement that efficiently handles TSVs. In addition, we present an algorithm that assigns TSVs to nets to complete routing that involves TSVs. This algorithm, together with our 3D placer, is integrated into a commercial P&R tool to generate fully validated GDSII layouts. Our experiments based on synthesized benchmarks indicate that our algorithms help generate GDSII layouts of 3D designs that are optimized in terms of area, wirelength, and metal layer count.","PeriodicalId":256358,"journal":{"name":"2009 IEEE/ACM International Conference on Computer-Aided Design - Digest of Technical Papers","volume":"2017 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-11-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"210","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE/ACM International Conference on Computer-Aided Design - Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/1687399.1687524","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 210

Abstract

Through-Silicon-Via (TSV) is the enabling technology for the finegrained 3D integration of multiple dies into a single stack. These TSVs occupy non-negligible silicon area because of their sheer size. This significant silicon area occupied by the TSVs and the interconnections made to the TSVs greatly affect area, power, performance, and reliability of 3D IC layouts. Well-managed TSVs alleviate congestion, reduce wirelength, and improve performance, whereas excessive TSVs not only increase the die area, but also have negative impact on many design objectives. In this paper, we study the impact of TSV on various aspects of 3D layouts. We use GDSII layouts of 2D and 3D designs, and thoroughly compare the pros and cons of TSV usage. We propose a new force-directed 3D gate-level placement that efficiently handles TSVs. In addition, we present an algorithm that assigns TSVs to nets to complete routing that involves TSVs. This algorithm, together with our 3D placer, is integrated into a commercial P&R tool to generate fully validated GDSII layouts. Our experiments based on synthesized benchmarks indicate that our algorithms help generate GDSII layouts of 3D designs that are optimized in terms of area, wirelength, and metal layer count.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
通硅通孔对3D堆叠IC布局影响的研究
TSV (Through-Silicon-Via)是一种将多个晶片细粒度3D集成到单个晶片堆栈中的技术。由于体积庞大,这些tsv占据了不可忽略的硅面积。tsv所占用的大量硅面积以及与tsv的互连极大地影响了3D IC布局的面积、功率、性能和可靠性。管理良好的tsv可以缓解拥塞,减少无线长度,提高性能,而过多的tsv不仅会增加芯片面积,而且会对许多设计目标产生负面影响。在本文中,我们研究了TSV对三维布局各个方面的影响。我们使用GDSII的2D和3D设计布局,并彻底比较TSV使用的利弊。我们提出了一种新的力导向3D栅极级布局,可以有效地处理tsv。此外,我们还提出了一种将tsv分配给网络以完成涉及tsv的路由的算法。该算法与我们的3D砂矿机一起集成到商业P&R工具中,以生成完全验证的GDSII布局。我们基于综合基准的实验表明,我们的算法有助于生成在面积、长度和金属层数方面进行优化的3D设计的GDSII布局。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
4.60
自引率
0.00%
发文量
0
期刊最新文献
Optimal layer assignment for escape routing of buses Post-fabrication measurement-driven oxide breakdown reliability prediction and management Resilience in computer systems and networks Energy-optimal dynamic thermal management for green computing REMiS: Run-time energy minimization scheme in a reconfigurable processor with dynamic power-gated instruction set
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1