N. Ravi, T. Jayachandra Prasad, M. Umamahesh, T. Subba Rao
{"title":"Performance evaluation of high speed compressors for high speed multipliers using 90nm technology","authors":"N. Ravi, T. Jayachandra Prasad, M. Umamahesh, T. Subba Rao","doi":"10.1109/RSTSCC.2010.5712845","DOIUrl":null,"url":null,"abstract":"This paper describes high speed compressors for high speed parallel addition multipliers like Booth Multiplier, Wallace Tree Multiplier in Digital Signal Processing (DSP). We proposed 4-3, 5-3, 6-3 and 7-3 compressors for high speed multiplication. The compressors reduce vertical critical path more rapidly than conventional compressors. A 5-3 conventional compressor can take four steps to reduce bits from 5 to 3, in the case of proposed it takes only 3 steps. All the compressors are designed with half adder and full Adders. These compressors are simulated with T-Spice at a temperature of 25°C with fixed frequency of 10MHz at 2.0V and 1.0Vwith 90nm MOSIS technology. The Power Delay Product (PDP) of these compressors calculated to analyze the delay and energy consumption.","PeriodicalId":254761,"journal":{"name":"Recent Advances in Space Technology Services and Climate Change 2010 (RSTS & CC-2010)","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Recent Advances in Space Technology Services and Climate Change 2010 (RSTS & CC-2010)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSTSCC.2010.5712845","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
This paper describes high speed compressors for high speed parallel addition multipliers like Booth Multiplier, Wallace Tree Multiplier in Digital Signal Processing (DSP). We proposed 4-3, 5-3, 6-3 and 7-3 compressors for high speed multiplication. The compressors reduce vertical critical path more rapidly than conventional compressors. A 5-3 conventional compressor can take four steps to reduce bits from 5 to 3, in the case of proposed it takes only 3 steps. All the compressors are designed with half adder and full Adders. These compressors are simulated with T-Spice at a temperature of 25°C with fixed frequency of 10MHz at 2.0V and 1.0Vwith 90nm MOSIS technology. The Power Delay Product (PDP) of these compressors calculated to analyze the delay and energy consumption.