Design of an emulator oriented microprogrammable computer

MICRO 11 Pub Date : 1978-11-19 DOI:10.1145/1014198.804310
J. Soh, Ron Marko
{"title":"Design of an emulator oriented microprogrammable computer","authors":"J. Soh, Ron Marko","doi":"10.1145/1014198.804310","DOIUrl":null,"url":null,"abstract":"This paper presents a design and implementation of a computer hardware for emulation using chip sliced microprocessors. The system has been built at Wright State University Computer Science Laboratory for instructional purposes. It provides an efficient interactive method for the execution of microcode in emulator development efforts. The system consists of two processing units, FAIRCHILD F-8 and INTEL 3000 bit slices, and two modules of RAM, one for the main memory having 8 bit words, the other for dynamic microprogram memory having 32 bit words.","PeriodicalId":336739,"journal":{"name":"MICRO 11","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1978-11-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"MICRO 11","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/1014198.804310","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a design and implementation of a computer hardware for emulation using chip sliced microprocessors. The system has been built at Wright State University Computer Science Laboratory for instructional purposes. It provides an efficient interactive method for the execution of microcode in emulator development efforts. The system consists of two processing units, FAIRCHILD F-8 and INTEL 3000 bit slices, and two modules of RAM, one for the main memory having 8 bit words, the other for dynamic microprogram memory having 32 bit words.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
面向仿真器的微可编程计算机的设计
本文介绍了一种基于切片微处理器的计算机仿真硬件的设计与实现。该系统是在赖特州立大学计算机科学实验室建立的,用于教学目的。它为仿真器开发工作中的微码执行提供了一种有效的交互方法。该系统包括两个处理单元,FAIRCHILD F-8和INTEL 3000位切片,以及两个RAM模块,一个用于具有8位字的主存储器,另一个用于具有32位字的动态微程序存储器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Levels of representation of programs and the architecture of universal host machines Towards a microprogramming language schema Implementation of high speed data sets with microprogrammable data processors Programming a microcoded processor for speech waveform generation Our machine, a microcoded LSI processor
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1