Tasneem AlSalem, Lina Nazzal, M. Samara, M. Sulieman
{"title":"Design and Simulation of 90 nm Threshold Logic Carry-Look-Ahead Adder","authors":"Tasneem AlSalem, Lina Nazzal, M. Samara, M. Sulieman","doi":"10.1109/ACIT47987.2019.8991003","DOIUrl":null,"url":null,"abstract":"Addition is one of the most important operations in microprocessors and digital signal processing systems. Different adder architectures have been proposed in the literature. One of the most widely used architectures is the Carry-Look-Ahead (CLA) which is known for its high speed. In this paper, we present a CLA adder design using Threshold Logic Gates (TLG) instead of conventional logic gates. The adder was designed in 90nm CMOS technology, with wired-inverters TLGs. Moreover, a transistor-level power reduction technique was applied to all TLGs that comprise the adder.","PeriodicalId":314091,"journal":{"name":"2019 International Arab Conference on Information Technology (ACIT)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Arab Conference on Information Technology (ACIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACIT47987.2019.8991003","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Addition is one of the most important operations in microprocessors and digital signal processing systems. Different adder architectures have been proposed in the literature. One of the most widely used architectures is the Carry-Look-Ahead (CLA) which is known for its high speed. In this paper, we present a CLA adder design using Threshold Logic Gates (TLG) instead of conventional logic gates. The adder was designed in 90nm CMOS technology, with wired-inverters TLGs. Moreover, a transistor-level power reduction technique was applied to all TLGs that comprise the adder.