{"title":"An MTCMOS Subthreshold-Leakage Reduction Algorithm","authors":"S. Sharroush","doi":"10.1109/NILES50944.2020.9257933","DOIUrl":null,"url":null,"abstract":"CMOS circuits that contain multiple branches in the pull-down network (PDN) suffer from the trade-off between the leakage-power reduction and the improvement of the propagation delay. As a solution, multiple threshold voltages can be used in order to reduce the subthreshold leakage in some paths while maintaining the speed requirement in others. In this paper, a novel multiple threshold-voltage CMOS (MTCMOS) subthreshold-leakage reduction algorithm is presented that optimizes the design of CMOS circuits with several branches in the PDN. Specifically, the threshold voltages of certain devices in the PDN are increased in order to reduce the subthreshold leakage while keeping the current-driving capabilities of these devices within certain limits in order not to degrade the performance. Simulation results using the 45 nm CMOS technology confirms this reduction with no speed penalty.","PeriodicalId":253090,"journal":{"name":"2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NILES50944.2020.9257933","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
CMOS circuits that contain multiple branches in the pull-down network (PDN) suffer from the trade-off between the leakage-power reduction and the improvement of the propagation delay. As a solution, multiple threshold voltages can be used in order to reduce the subthreshold leakage in some paths while maintaining the speed requirement in others. In this paper, a novel multiple threshold-voltage CMOS (MTCMOS) subthreshold-leakage reduction algorithm is presented that optimizes the design of CMOS circuits with several branches in the PDN. Specifically, the threshold voltages of certain devices in the PDN are increased in order to reduce the subthreshold leakage while keeping the current-driving capabilities of these devices within certain limits in order not to degrade the performance. Simulation results using the 45 nm CMOS technology confirms this reduction with no speed penalty.