Horaira Abu, S. Abdennadher, B. Provost, H. Muljono
{"title":"Augmenting ESD and EOS physical analysis with per pin ESD and leakage DFT","authors":"Horaira Abu, S. Abdennadher, B. Provost, H. Muljono","doi":"10.1109/ISQED.2018.8357259","DOIUrl":null,"url":null,"abstract":"Based on technical and functional evaluation of high volume products returned from customers, Electrostatic Discharge (ESD) and Electrical Overstress (EOS) induced damages are the two significant causes of customer return in recent times. These customer returns are expected to rise as silicon scales down, as devices are becoming more susceptible to EOS. With ESD diodes ubiquitously being used as the protection device for IC Input/Output (I/O) pin, there is a lack of on-die test structures to validate these circuits automatically. Concerned by zero defect targets and high EOS failure rate from customers, there is an increasing need to define new test methods and techniques that are able to reproduce EOS failure, improve IC robustness against EOS events and isolate EOS and ESD failures. This paper proposes Design for Test (DFT) techniques that can be used to augment physical analysis used to screen EOS and ESD failures.","PeriodicalId":213351,"journal":{"name":"2018 19th International Symposium on Quality Electronic Design (ISQED)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 19th International Symposium on Quality Electronic Design (ISQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2018.8357259","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
Based on technical and functional evaluation of high volume products returned from customers, Electrostatic Discharge (ESD) and Electrical Overstress (EOS) induced damages are the two significant causes of customer return in recent times. These customer returns are expected to rise as silicon scales down, as devices are becoming more susceptible to EOS. With ESD diodes ubiquitously being used as the protection device for IC Input/Output (I/O) pin, there is a lack of on-die test structures to validate these circuits automatically. Concerned by zero defect targets and high EOS failure rate from customers, there is an increasing need to define new test methods and techniques that are able to reproduce EOS failure, improve IC robustness against EOS events and isolate EOS and ESD failures. This paper proposes Design for Test (DFT) techniques that can be used to augment physical analysis used to screen EOS and ESD failures.