Design Space Exploration of Media Processors: A Parameterized Scheduler

G. P. Vayá, J. Martín-Langerwerf, Piriya Taptimthong, P. Pirsch
{"title":"Design Space Exploration of Media Processors: A Parameterized Scheduler","authors":"G. P. Vayá, J. Martín-Langerwerf, Piriya Taptimthong, P. Pirsch","doi":"10.1109/ICSAMOS.2007.4285732","DOIUrl":null,"url":null,"abstract":"This paper describes an enhanced list scheduling algorithm used on a parameterized assembler. The assembler, which is configurable in terms of architectural parameters, is used on a new environment system for exploring and optimizing VLIW architectures for multimedia applications. A generic VLIW architecture with a novel register file structure is used as a base architecture. The proposed scheduling algorithm includes sophisticated features. A backtracking technique allows to undo inappropriate scheduling decisions, while an advanced resource conflict function allows to work with different VLIW architecture configurations. Moreover, local register allocation in conjunction with the instruction scheduling process is also implemented for obtaining better code compaction. Two different multimedia tasks are implemented to check the correctness of the generated code for different architecture configurations. The code compaction efficiency, when scheduling these applications for different VLIW architecture configurations with a partitioned register file and limited number of functional units, reaches up to 94% of the compaction efficiency for the same configuration with an unconstrained register file and unlimited number of functional units.","PeriodicalId":106933,"journal":{"name":"2007 International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2007-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSAMOS.2007.4285732","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

This paper describes an enhanced list scheduling algorithm used on a parameterized assembler. The assembler, which is configurable in terms of architectural parameters, is used on a new environment system for exploring and optimizing VLIW architectures for multimedia applications. A generic VLIW architecture with a novel register file structure is used as a base architecture. The proposed scheduling algorithm includes sophisticated features. A backtracking technique allows to undo inappropriate scheduling decisions, while an advanced resource conflict function allows to work with different VLIW architecture configurations. Moreover, local register allocation in conjunction with the instruction scheduling process is also implemented for obtaining better code compaction. Two different multimedia tasks are implemented to check the correctness of the generated code for different architecture configurations. The code compaction efficiency, when scheduling these applications for different VLIW architecture configurations with a partitioned register file and limited number of functional units, reaches up to 94% of the compaction efficiency for the same configuration with an unconstrained register file and unlimited number of functional units.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
媒体处理器的设计空间探索:一个参数化调度程序
本文介绍了一种用于参数化汇编器的增强型列表调度算法。该汇编器可根据体系结构参数进行配置,并用于一个新的环境系统,用于探索和优化多媒体应用程序的VLIW体系结构。使用具有新颖寄存器文件结构的通用VLIW体系结构作为基本体系结构。所提出的调度算法包含复杂的特征。回溯技术允许撤消不适当的调度决策,而高级资源冲突功能允许使用不同的VLIW体系结构配置。此外,为了获得更好的代码压缩,还实现了与指令调度过程相结合的本地寄存器分配。实现了两个不同的多媒体任务来检查针对不同架构配置生成的代码的正确性。当使用分区的寄存器文件和有限数量的功能单元为不同的VLIW体系结构配置调度这些应用程序时,代码压缩效率达到具有不受约束的寄存器文件和无限数量的功能单元的相同配置的压缩效率的94%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Simulation-Based Methodology for Evaluating the DPA-Resistance of Cryptographic Functional Units with Application to CMOS and MCML Technologies A Hardware/Software Architecture for Tool Path Computation. An Application to Turning Lathe Machining Flexibility Inlining into Arithmetic Data-paths Exploiting A Regular Interconnection Scheme Instruction Set Encoding Optimization for Code Size Reduction Design Space Exploration of Configuration Manager for Network Processing Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1