An efficient configurable hardware implementation of fundamental multirate filter banks

A. Al-Haj
{"title":"An efficient configurable hardware implementation of fundamental multirate filter banks","authors":"A. Al-Haj","doi":"10.1109/SSD.2008.4632858","DOIUrl":null,"url":null,"abstract":"Efficient multimedia communications rely on real-time implementations of multirate filter banks. In this paper, we describe a field programmable gate array (FPGA) implementation of the analysis and synthesis filter banks which are the fundamental components of multirate systems. The implementation utilizes parallel distributed arithmetic which enables maximum exploitation of the parallelism inherent in the multirate filtering operation. Performance results suggest that the FPGA platform is indeed attractive for implementing multirate filter banks.","PeriodicalId":267264,"journal":{"name":"2008 5th International Multi-Conference on Systems, Signals and Devices","volume":"46 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 5th International Multi-Conference on Systems, Signals and Devices","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSD.2008.4632858","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Efficient multimedia communications rely on real-time implementations of multirate filter banks. In this paper, we describe a field programmable gate array (FPGA) implementation of the analysis and synthesis filter banks which are the fundamental components of multirate systems. The implementation utilizes parallel distributed arithmetic which enables maximum exploitation of the parallelism inherent in the multirate filtering operation. Performance results suggest that the FPGA platform is indeed attractive for implementing multirate filter banks.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基本多速率滤波器组的高效可配置硬件实现
高效的多媒体通信依赖于多速率滤波器组的实时实现。在本文中,我们描述了一个现场可编程门阵列(FPGA)实现的分析和合成滤波器组,这是多速率系统的基本组成部分。该实现利用并行分布式算法,最大限度地利用多速率滤波操作中固有的并行性。性能结果表明,FPGA平台对于实现多速率滤波器组确实具有吸引力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Synthesis of a robust neural input-state feedback controller for nonlinear systems Rapid joint semi-blind estimation algorithm for carrier phase and timing parameter A new filter design for uniform linear array Robust sensorless speed control purpose for induction motors Marine propeller dynamics modeling using a frequency domain approach
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1