Programmable architecture for matrix and signal processing

B. Hamilton
{"title":"Programmable architecture for matrix and signal processing","authors":"B. Hamilton","doi":"10.1109/REG5.1988.15912","DOIUrl":null,"url":null,"abstract":"A matrix signal processor (MSP) is being developed to provide fast and efficient solutions for several different groups of problems. The design balances the speed of a dedicated pipeline with the generality of a reconfigurable architecture. Throughput, flexibility, and efficiency are maximized by incorporating a programmable pipeline. Additional features are incorporated to increase further the throughput. Dual cache memory banks reduce processor idle time to almost zero while performing back-to-back matrix or signal processing algorithms. A third cache memory bank stores both constant coefficients for such algorithms as the FFT (fast Fourier transform) and temporary coefficients for such algorithms as time-invariant filtering.<<ETX>>","PeriodicalId":126733,"journal":{"name":"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'","volume":"8 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1988-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/REG5.1988.15912","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A matrix signal processor (MSP) is being developed to provide fast and efficient solutions for several different groups of problems. The design balances the speed of a dedicated pipeline with the generality of a reconfigurable architecture. Throughput, flexibility, and efficiency are maximized by incorporating a programmable pipeline. Additional features are incorporated to increase further the throughput. Dual cache memory banks reduce processor idle time to almost zero while performing back-to-back matrix or signal processing algorithms. A third cache memory bank stores both constant coefficients for such algorithms as the FFT (fast Fourier transform) and temporary coefficients for such algorithms as time-invariant filtering.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
矩阵和信号处理的可编程架构
一种矩阵信号处理器(MSP)正在被开发,为不同类型的问题提供快速有效的解决方案。该设计平衡了专用管道的速度与可重构架构的通用性。通过集成可编程管道,吞吐量、灵活性和效率得到了最大化。添加了其他功能以进一步提高吞吐量。双缓存存储器组在执行背靠背矩阵或信号处理算法时将处理器空闲时间减少到几乎为零。第三个缓存存储器存储FFT(快速傅立叶变换)算法的常系数和定常滤波算法的临时系数
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A diagnostic advisor Computer-aided evaluation of satellite networks in hostile environments PRF set selection for pulse-Doppler radars Modeling multiple access to a hard limiting direct-sequence spread spectrum satellite repeater using phasor analysis Parallel implementations of a branch-and-bound algorithm for the optimization of distributed database computer networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1