M. Tsai, Dan Y. Chen, Ching-Jan Chen, Chen-Hua Chiu, Wei-Hsu Chang
{"title":"Modeling and design of current balancing control in voltage-mode multiphase interleaved voltage regulators","authors":"M. Tsai, Dan Y. Chen, Ching-Jan Chen, Chen-Hua Chiu, Wei-Hsu Chang","doi":"10.1109/IPEC.2010.5543348","DOIUrl":null,"url":null,"abstract":"A current-balancing loop is often used in a voltage-mode multiphase interleaved voltage regulator (VR). It serves not only to balance the phase current but also to suppress the beat-frequency phase current oscillation in driving high-frequency dynamic loads such as recent central processing units (CPUs). In this paper, models were developed to predict the control characteristics of both the functions mentioned above. Two loop gain expressions were developed, one from the perspective of current balancing and the other from the perspective of suppressing beat-frequency oscillation. Based on the modeling results, a design guideline for current-loop compensation was proposed for balancing phase current and suppressing beat-frequency oscillation.","PeriodicalId":353540,"journal":{"name":"The 2010 International Power Electronics Conference - ECCE ASIA -","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2010 International Power Electronics Conference - ECCE ASIA -","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPEC.2010.5543348","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
A current-balancing loop is often used in a voltage-mode multiphase interleaved voltage regulator (VR). It serves not only to balance the phase current but also to suppress the beat-frequency phase current oscillation in driving high-frequency dynamic loads such as recent central processing units (CPUs). In this paper, models were developed to predict the control characteristics of both the functions mentioned above. Two loop gain expressions were developed, one from the perspective of current balancing and the other from the perspective of suppressing beat-frequency oscillation. Based on the modeling results, a design guideline for current-loop compensation was proposed for balancing phase current and suppressing beat-frequency oscillation.