Design of HDL Based Low Power Audio Subword Sorter Unit

P. Karthigaikumar, K. Baskaran
{"title":"Design of HDL Based Low Power Audio Subword Sorter Unit","authors":"P. Karthigaikumar, K. Baskaran","doi":"10.1109/ICFCC.2009.67","DOIUrl":null,"url":null,"abstract":"The security of audio data in high end communication applications like satellites and radars is an issue of concern these days. Designing a processor at the chip level for this requirement is by itself a challenge to VLSI engineers. This paper aims to design a HDL based novel audio subword sorter unit, which is less complex in structure and highly efficient in terms of security. In this paper, we examine the hardware implementation of low power powerful permutation instruction group (GRP). This is done at the integrated chip (IC-level) using Verilog HDL and can be implemented in FPGA. To our knowledge this is the first audio subword sorter unit implemented in FPGA","PeriodicalId":338489,"journal":{"name":"2009 International Conference on Future Computer and Communication","volume":"57 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Future Computer and Communication","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICFCC.2009.67","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The security of audio data in high end communication applications like satellites and radars is an issue of concern these days. Designing a processor at the chip level for this requirement is by itself a challenge to VLSI engineers. This paper aims to design a HDL based novel audio subword sorter unit, which is less complex in structure and highly efficient in terms of security. In this paper, we examine the hardware implementation of low power powerful permutation instruction group (GRP). This is done at the integrated chip (IC-level) using Verilog HDL and can be implemented in FPGA. To our knowledge this is the first audio subword sorter unit implemented in FPGA
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于HDL的低功耗音频子词分类器设计
在卫星和雷达等高端通信应用中,音频数据的安全性是一个值得关注的问题。对于VLSI工程师来说,在芯片级设计满足这种要求的处理器本身就是一个挑战。本文旨在设计一种基于HDL的新型音频子词分类器,该分类器结构简单,安全性高。本文研究了低功耗强大排列指令组(GRP)的硬件实现。这是在集成芯片(ic级)上使用Verilog HDL完成的,可以在FPGA中实现。据我们所知,这是在FPGA中实现的第一个音频子词分类器单元
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A UK Case Study - Technology Enhances Educational Experiences in the University of Glamorgan Sequence-Based Data Dissemination Algorithms for Peer-to-Peer Multicast Protocols IMS Network Architecture Securing a Low Level Reader Protocol Connection and a Study of its Performance Inter-symbol-Interference Reduction in Indoor Infrared Systems by Effective Sampling
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1