FPGA implementation of DSSS-CDMA transmitter and receiver for ADHOC networks

B. Sreedevi, V. Vijaya, Ch. Kranthi Rekh, R. Valupadasu, B. R. Chunduri
{"title":"FPGA implementation of DSSS-CDMA transmitter and receiver for ADHOC networks","authors":"B. Sreedevi, V. Vijaya, Ch. Kranthi Rekh, R. Valupadasu, B. R. Chunduri","doi":"10.1109/ISCI.2011.5958923","DOIUrl":null,"url":null,"abstract":"The DS — CDMA is expected to be the major medium access technology in the future mobile systems owing to its potential capacity enhancement and the robustness against noise. The CDMA is uniquely featured by its spectrum-spreading randomization process employing a pseudo-noise (PN) sequence, thus is often called the spread spectrum multiple access (SSMA). As different CDMA users take different PN sequences, each CDMA receiver can discriminate and detect its own signal, by regarding the signals transmitted by other users as noise-like interferences. In this project Direct sequence principle based CDMA transmitter and receiver is implemented in VHDL for FPGA. The digital frequency synthesizer principle is used in generating the carrier signals both at transmitter and receiver modules. The transmitter module mainly consists of symbol generator, programmable PN sequence generator, digital local oscillator, spreader and BPSK modulator blocks. The receiver module consists of BPSK demodulator, matched filter, programmable PN sequence generator and threshold detector blocks. The CDMA receiver gets this input and recovers the data using matched filter. Modlesim Xilinx Edition 5.8 (MXE) tool will be used for functional simulation and logic verification at each block level and system level. The Xilinx Synthesis Technology (XST) of Xilinx ISE tool will be used for synthesis of transmitter and receiver on FPGAs. Applications of the developed CDMA system for ADHOC networks and defense communication links will be studied. The possible extensions of work in view of advancements in software defined radio principles will be discussed.","PeriodicalId":166647,"journal":{"name":"2011 IEEE Symposium on Computers & Informatics","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Symposium on Computers & Informatics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCI.2011.5958923","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

Abstract

The DS — CDMA is expected to be the major medium access technology in the future mobile systems owing to its potential capacity enhancement and the robustness against noise. The CDMA is uniquely featured by its spectrum-spreading randomization process employing a pseudo-noise (PN) sequence, thus is often called the spread spectrum multiple access (SSMA). As different CDMA users take different PN sequences, each CDMA receiver can discriminate and detect its own signal, by regarding the signals transmitted by other users as noise-like interferences. In this project Direct sequence principle based CDMA transmitter and receiver is implemented in VHDL for FPGA. The digital frequency synthesizer principle is used in generating the carrier signals both at transmitter and receiver modules. The transmitter module mainly consists of symbol generator, programmable PN sequence generator, digital local oscillator, spreader and BPSK modulator blocks. The receiver module consists of BPSK demodulator, matched filter, programmable PN sequence generator and threshold detector blocks. The CDMA receiver gets this input and recovers the data using matched filter. Modlesim Xilinx Edition 5.8 (MXE) tool will be used for functional simulation and logic verification at each block level and system level. The Xilinx Synthesis Technology (XST) of Xilinx ISE tool will be used for synthesis of transmitter and receiver on FPGAs. Applications of the developed CDMA system for ADHOC networks and defense communication links will be studied. The possible extensions of work in view of advancements in software defined radio principles will be discussed.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
ADHOC网络DSSS-CDMA收发机的FPGA实现
由于其潜在的容量增强和抗噪声的鲁棒性,DS - CDMA有望成为未来移动系统中主要的媒介接入技术。CDMA的独特之处在于其采用伪噪声(PN)序列的频谱扩展随机化过程,因此通常被称为扩频多址(SSMA)。由于不同的CDMA用户采用不同的PN序列,每个CDMA接收机可以将其他用户发送的信号视为类噪声干扰,从而区分和检测自己的信号。本课题采用VHDL语言在FPGA上实现了基于直接序列原理的CDMA收发机。在发送端和接收端都采用数字频率合成器原理产生载波信号。发射模块主要由符号发生器、可编程PN序列发生器、数字本振、扩频器和BPSK调制器模块组成。接收模块由BPSK解调器、匹配滤波器、可编程PN序列发生器和阈值检测模块组成。CDMA接收机接收该输入并使用匹配的滤波器恢复数据。Modlesim Xilinx Edition 5.8 (MXE)工具将用于每个块级和系统级的功能仿真和逻辑验证。Xilinx ISE工具的Xilinx合成技术(XST)将用于fpga上的发射器和接收器的合成。研究开发的CDMA系统在ADHOC网络和国防通信链路中的应用。鉴于软件定义无线电原理的进步,工作的可能扩展将被讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Neural networks with NARX structure for material lifetime assessment application Detecting emotion from voice using selective Bayesian pairwise classifiers Current-controlled current-mode multiphase oscillator using CCCDTAs The process of quality assurance under open source software development A modified planar monopole antenna for UWB applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1