A hardware architecture binarizer design for the H.264/ AVC CABAC entropy coding

Asma Ben Hmida, S. Dhahri, A. Zitouni
{"title":"A hardware architecture binarizer design for the H.264/ AVC CABAC entropy coding","authors":"Asma Ben Hmida, S. Dhahri, A. Zitouni","doi":"10.1109/CISTEM.2014.7076749","DOIUrl":null,"url":null,"abstract":"The CABAC (Context Adaptive Binary Arithmetic Coding) in the H.264/AVC standard consists of binarizer, arithmetic encoder, and bit generator. This paper presents hardware architecture design of the binarizer part of the CABAC (Context-Based Adaptive Binary Arithmetic Coding) entropy encoder as defined in the H.264/AVC video compression standard. The proposed architecture avoids the support of all the binarizer method. The proposed architecture avoids the support of all the binarizer method. After implemented in Verilog-HDL and synthesized with Xilinx ISE Design the proposed architecture consumes about 394 slices and can operate at frequencies up to 267 MHz.","PeriodicalId":115632,"journal":{"name":"2014 International Conference on Electrical Sciences and Technologies in Maghreb (CISTEM)","volume":"25 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Electrical Sciences and Technologies in Maghreb (CISTEM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CISTEM.2014.7076749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The CABAC (Context Adaptive Binary Arithmetic Coding) in the H.264/AVC standard consists of binarizer, arithmetic encoder, and bit generator. This paper presents hardware architecture design of the binarizer part of the CABAC (Context-Based Adaptive Binary Arithmetic Coding) entropy encoder as defined in the H.264/AVC video compression standard. The proposed architecture avoids the support of all the binarizer method. The proposed architecture avoids the support of all the binarizer method. After implemented in Verilog-HDL and synthesized with Xilinx ISE Design the proposed architecture consumes about 394 slices and can operate at frequencies up to 267 MHz.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
H.264/ AVC CABAC熵编码的硬件结构二值化器设计
H.264/AVC标准中的上下文自适应二进制算术编码(CABAC)由二进制化器、算术编码器和位生成器组成。本文介绍了H.264/AVC视频压缩标准中定义的基于上下文的自适应二进制算术编码(CABAC)熵编码器的二进制化部分的硬件结构设计。所提出的体系结构避免了所有二值化器方法的支持。所提出的体系结构避免了所有二值化器方法的支持。在Verilog-HDL中实现并与Xilinx ISE Design合成后,所提出的架构消耗约394个切片,可在高达267 MHz的频率下工作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Adaptive hysteresis controller for the Switched Reluctance Machines Critical current density determination of superconducting material Induction machine finite element model for field-oriented control in Electric vehicle power train Solar radiation forecasting using artificial neural network for local power reserve Modeling of a radial flux PM rotating machine using a new hybrid analytical model
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1