Design of a low power wide range phase locked loop using 180nm CMOS technology

Sreedhar Vineel R. Kaipu, Kriti Vaish, Sneha Komatireddy, Akshat Sood, M. Goswami
{"title":"Design of a low power wide range phase locked loop using 180nm CMOS technology","authors":"Sreedhar Vineel R. Kaipu, Kriti Vaish, Sneha Komatireddy, Akshat Sood, M. Goswami","doi":"10.1109/ICSPCOM.2016.7980621","DOIUrl":null,"url":null,"abstract":"This paper presents the design of a third order, low power fully integrated phase-locked loop (PLL) with a wide range of 1.7GHz to 2.5GHz using UMC180nm CMOS technology. The model designed has a conventional Integer-N PLL based frequency synthesizer architecture with design modifications to the voltage controlled oscillator (VCO). The post layout results reveal that the jitter of the PLL after it has settled at a frequency of 2GHz at 14.1µs is around 35.26ps. The total power consumption of this PLL is 274.346uW when operated on 1.4/1.8V at an output frequency of 2GHz. This design takes an area of 0.11862 mm2 and can be used for ZigBee applications.","PeriodicalId":213713,"journal":{"name":"2016 International Conference on Signal Processing and Communication (ICSC)","volume":"9 49","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Signal Processing and Communication (ICSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSPCOM.2016.7980621","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

This paper presents the design of a third order, low power fully integrated phase-locked loop (PLL) with a wide range of 1.7GHz to 2.5GHz using UMC180nm CMOS technology. The model designed has a conventional Integer-N PLL based frequency synthesizer architecture with design modifications to the voltage controlled oscillator (VCO). The post layout results reveal that the jitter of the PLL after it has settled at a frequency of 2GHz at 14.1µs is around 35.26ps. The total power consumption of this PLL is 274.346uW when operated on 1.4/1.8V at an output frequency of 2GHz. This design takes an area of 0.11862 mm2 and can be used for ZigBee applications.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
采用180nm CMOS技术设计一个低功率宽范围锁相环
本文采用UMC180nm CMOS技术设计了一种三阶低功耗全集成锁相环(PLL),工作范围为1.7GHz至2.5GHz。该模型采用传统的基于整数n锁相环的频率合成器结构,并对压控振荡器(VCO)进行了设计修改。后置布局结果显示,锁相环在14.1µs下稳定在2GHz频率后的抖动约为35.26ps。当工作电压为1.4/1.8V,输出频率为2GHz时,该锁相环的总功耗为274.346uW。该设计占地面积为0.11862 mm2,可用于ZigBee应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Analysis of neural electrical activities during elicitation of human emotion based on EEG PAPR reduction of coded OFDM system using low complexity PTS Two element MIMO antenna using Substrate Integrated Waveguide (SIW) horn Use of low frequency RFID to combat cattle rustling at Indian borders Power allocation and relay selection for wireless relay networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1