{"title":"CMOS-based VLSI design of a specific integrated circuit (ASIC) sensor interface IC chip (non-reviewed)","authors":"K. Williams, H. Penn, T. Tarver, A. Odeh, Z. Xiao","doi":"10.1109/SECON.2008.4494261","DOIUrl":null,"url":null,"abstract":"A CMOS-based application specific integrated circuit (ASIC) has been designed, simulated and fabricated for the application of carbon nanotube-based strain sensor interface circuit. The ASIC consists of high performance operational amplifier (OPA), low-pass filter, and 12-bit dual-slope analog-to-digital converter (ADC). The ADC contains an integrator, a comparator, a counter, latch, and digital control logic. The low-pass filter was designed to remove the noise from the sensor. The ASIC was expected to be integrated with a carbon nanotube- based strain sensor to form a strain detection system. The Tanner design tools were used for the design and simulation of the mixed-signal integrated circuit, where L-Edit was used for the layout of circuit and T-SPICE was used for the simulation. Because of the limitation of the 2.2 mm times 2.2 mm chip size for fabrication in MOSIS, we modified the 12-bit ADC into a 4-bit ADC in the ASIC for the fabrication. After layout and post-simulation, the ASIC has been implemented on a 2.2 mm times 2.2 mm silicon chip die and fabricated by using MOSIS AMI 1.5 mum mixed- signal CMOS process technology available through MOSIS.","PeriodicalId":188817,"journal":{"name":"IEEE SoutheastCon 2008","volume":"69 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-04-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE SoutheastCon 2008","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SECON.2008.4494261","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
A CMOS-based application specific integrated circuit (ASIC) has been designed, simulated and fabricated for the application of carbon nanotube-based strain sensor interface circuit. The ASIC consists of high performance operational amplifier (OPA), low-pass filter, and 12-bit dual-slope analog-to-digital converter (ADC). The ADC contains an integrator, a comparator, a counter, latch, and digital control logic. The low-pass filter was designed to remove the noise from the sensor. The ASIC was expected to be integrated with a carbon nanotube- based strain sensor to form a strain detection system. The Tanner design tools were used for the design and simulation of the mixed-signal integrated circuit, where L-Edit was used for the layout of circuit and T-SPICE was used for the simulation. Because of the limitation of the 2.2 mm times 2.2 mm chip size for fabrication in MOSIS, we modified the 12-bit ADC into a 4-bit ADC in the ASIC for the fabrication. After layout and post-simulation, the ASIC has been implemented on a 2.2 mm times 2.2 mm silicon chip die and fabricated by using MOSIS AMI 1.5 mum mixed- signal CMOS process technology available through MOSIS.