J. Meng, Yue Yu, Rongrong Zhan, Xiaojiang Zheng, Zhicheng Li
{"title":"Design of Special Chips for Relay Protection Based on Dual High-Performance SoC","authors":"J. Meng, Yue Yu, Rongrong Zhan, Xiaojiang Zheng, Zhicheng Li","doi":"10.1109/ICICM50929.2020.9292160","DOIUrl":null,"url":null,"abstract":"From the perspective of improving the speed and reliability of power system relay protection, this paper proposes a relay protection hardware design based on dual high-performance SoC. In the design, the parallel redundant software and hardware system architecture is used to realize separate and independent operations of protection function and startup function, with heterogeneous asymmetric multiprocessing mode and off-chip DDR controller that supports ECC error correction adopted to ensure the strict real-time performance and data reliability of protection sampling and calculation functions. Furthermore, by the method of integrating AD sampling preprocessing module and FFT acceleration processor in the on-chip high-performance FPGA, the speed of relay protection data processing and actions are improved.","PeriodicalId":364285,"journal":{"name":"2020 IEEE 5th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 5th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM50929.2020.9292160","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
From the perspective of improving the speed and reliability of power system relay protection, this paper proposes a relay protection hardware design based on dual high-performance SoC. In the design, the parallel redundant software and hardware system architecture is used to realize separate and independent operations of protection function and startup function, with heterogeneous asymmetric multiprocessing mode and off-chip DDR controller that supports ECC error correction adopted to ensure the strict real-time performance and data reliability of protection sampling and calculation functions. Furthermore, by the method of integrating AD sampling preprocessing module and FFT acceleration processor in the on-chip high-performance FPGA, the speed of relay protection data processing and actions are improved.