Design of Decimation Filters for Wireless Local Area Network Applications

Kantharaj S P, G. Sunitha, G. H. Leela, S. O. Nirmala
{"title":"Design of Decimation Filters for Wireless Local Area Network Applications","authors":"Kantharaj S P, G. Sunitha, G. H. Leela, S. O. Nirmala","doi":"10.24042/ijecs.v2i1.11257","DOIUrl":null,"url":null,"abstract":"Multirate signal processing is critical to realizing the digital frequency converter in WLAN technologies. In this paper, we focus on designing and analyzing the different structures of decimators that support WLAN-b applications to reduce the frequency by 12 for an IEEE. The structure modeling of the decimator used Simulink. Implementing a single-stage decimator required a higher-order filter, extra storage space, and a long simulation time. Results showed that the necessary storage elements for 2-stage design are 55% and for 3-stage design is 65% of single stage. For 133 MHz WLAN-b application, a two-stage decimator is proved to be efficient.","PeriodicalId":190490,"journal":{"name":"International Journal of Electronics and Communications Systems","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Electronics and Communications Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.24042/ijecs.v2i1.11257","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Multirate signal processing is critical to realizing the digital frequency converter in WLAN technologies. In this paper, we focus on designing and analyzing the different structures of decimators that support WLAN-b applications to reduce the frequency by 12 for an IEEE. The structure modeling of the decimator used Simulink. Implementing a single-stage decimator required a higher-order filter, extra storage space, and a long simulation time. Results showed that the necessary storage elements for 2-stage design are 55% and for 3-stage design is 65% of single stage. For 133 MHz WLAN-b application, a two-stage decimator is proved to be efficient.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
无线局域网中抽取滤波器的设计
在无线局域网技术中,多速率信号处理是实现数字变频的关键。在本文中,我们重点设计和分析了支持WLAN-b应用的不同结构的抽取器,以使IEEE的频率降低12。采用Simulink对抽取器的结构进行建模。实现单级抽取器需要一个高阶滤波器、额外的存储空间和较长的仿真时间。结果表明,两级设计所需的储藏量为55%,三级设计所需的储藏量为单级设计的65%。对于133 MHz的WLAN-b应用,两级抽取器被证明是有效的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Quality Management System Admin Module Development: A Study in the Department of Computer Science Indonesian Consumer Price Index Forecasting Using Autoregressive Integrated Moving Average Design of Virtual Map Building Using Unity 3D with MDLC Method Automation of Open VSwitch-Based Virtual Network Configuration Using Ansible on Proxmox Virtual Environment Near Infrared -Visible Photonic Bandgap in One-Dimensional Periodic Photonic Crystal Structure Composed of Tio2/Te Layers
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1