Modeling and optimization of TSV for crosstalk mitigation in 3D neuromorphic system

M. Ehsan, Zhen Zhou, Yang Yi
{"title":"Modeling and optimization of TSV for crosstalk mitigation in 3D neuromorphic system","authors":"M. Ehsan, Zhen Zhou, Yang Yi","doi":"10.1109/ISEMC.2016.7571720","DOIUrl":null,"url":null,"abstract":"Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal-oxide-semiconductor (CMOS) VLSI system. Three dimensional (3D) integration can be applied in hardware implementation of neuromorphic computing that provides high device interconnection density using fast and energy efficient links with excellent distribution and communication among the neuron layers. In this work, we studied the necessities of neuromorphic computing based on 3D integration technology, design challenges, and a possible solution to overcome the effect of huge parallelism of well-connected synaptic system. Using the force directed optimization algorithm, an optimal interconnect array pattern is identified for a proposed structure that could mitigate significant amount of crosstalk. For the analysis of crosstalk, an electrical model of the optimal array structure is proposed and it has been validated by comparing its simulation results with those extracted from commercial tools. This work can be used as a basis study for successful implementation of next generation 3D neuromorphic computation for high performance application.","PeriodicalId":326016,"journal":{"name":"2016 IEEE International Symposium on Electromagnetic Compatibility (EMC)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Symposium on Electromagnetic Compatibility (EMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEMC.2016.7571720","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal-oxide-semiconductor (CMOS) VLSI system. Three dimensional (3D) integration can be applied in hardware implementation of neuromorphic computing that provides high device interconnection density using fast and energy efficient links with excellent distribution and communication among the neuron layers. In this work, we studied the necessities of neuromorphic computing based on 3D integration technology, design challenges, and a possible solution to overcome the effect of huge parallelism of well-connected synaptic system. Using the force directed optimization algorithm, an optimal interconnect array pattern is identified for a proposed structure that could mitigate significant amount of crosstalk. For the analysis of crosstalk, an electrical model of the optimal array structure is proposed and it has been validated by comparing its simulation results with those extracted from commercial tools. This work can be used as a basis study for successful implementation of next generation 3D neuromorphic computation for high performance application.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
三维神经形态系统串扰抑制的TSV建模与优化
神经形态计算是一种描述生物神经系统及其在互补金属氧化物半导体(CMOS) VLSI系统中的电模型实现的新兴技术。三维(3D)集成可以应用于神经形态计算的硬件实现,它使用快速和节能的链路提供高设备互连密度,并在神经元层之间具有良好的分布和通信。在这项工作中,我们研究了基于3D集成技术的神经形态计算的必要性,设计挑战,以及克服连接良好的突触系统的巨大并行性影响的可能解决方案。使用力定向优化算法,确定了一个最优的互连阵列模式,该结构可以减轻大量的串扰。为了分析串扰,提出了最优阵列结构的电学模型,并将其仿真结果与商业工具中提取的结果进行了比较,验证了该模型的有效性。该工作可作为成功实现下一代三维神经形态计算高性能应用的基础研究。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Stable simulation of nonlinearly loaded lossy transmission lines with time marching approach Impact of dynamic power supply noise induced by clock networks on clock jitter and timing margin Full-wave modeling of bulk current injection probe coupling to multi-conductor cable bundles A descriptor form implementation of PEEC models incorporating dispersive and lossy dielectrics Time domain measurement of shielded cables with connectors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1