Coherence Controller Architectures For Smp-based Cc-numa Multiprocessors

Maged M. Michael, Ashwini K. Nanda, B. Lim, M. Scott
{"title":"Coherence Controller Architectures For Smp-based Cc-numa Multiprocessors","authors":"Maged M. Michael, Ashwini K. Nanda, B. Lim, M. Scott","doi":"10.1145/264107.264203","DOIUrl":null,"url":null,"abstract":"Scalable distributed shared-memory architectures rely on coherence controllers on each processing node to synthesize cache-coherent shared memory across the entire machine. The coherence controllers execute coherence protocol handlers that may be hardwired in custom hardware or programmed in a protocol processor within each coherence controller. Although custom hardware runs faster, a protocol processor allows the coherence protocol to be tailored to specific application needs and may shorten hardware development time. Previous research show that the increase in application execution time due to protocol processors over custom hardware is minimal.With the advent of SMP nodes and faster processors and networks, the tradeoff between custom hardware and protocol processors needs to be reexamined. This paper studies the performance of custom-hardware and protocol-processor-based coherence controllers in SMP-node-based CC-NUMA systems on applications from the SPLASH-2 suite. Using realistic parameters and detailed models of existing state-of-the-art system components, it shows that the occupancy of coherence controllers can limit the performance of applications with high communication requirements, where the execution time using protocol processors can be twice as long as using custom hardware.To gain a deeper understanding of the tradeoff, we investigate the effect of varying several architectural parameters that influence the communication characteristics of the applications and the underlying system on coherence controller performance. We identify measures of applications' communication requirements and their impact on the performance penalty of protocol processors, which can help system designers predict performance penalties for other applications. We also study the potential of improving the performance of hardware-based and protocol-processor-based coherence controllers by separating or duplicating critical components.","PeriodicalId":405506,"journal":{"name":"Conference Proceedings. The 24th Annual International Symposium on Computer Architecture","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"50","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Proceedings. The 24th Annual International Symposium on Computer Architecture","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/264107.264203","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 50

Abstract

Scalable distributed shared-memory architectures rely on coherence controllers on each processing node to synthesize cache-coherent shared memory across the entire machine. The coherence controllers execute coherence protocol handlers that may be hardwired in custom hardware or programmed in a protocol processor within each coherence controller. Although custom hardware runs faster, a protocol processor allows the coherence protocol to be tailored to specific application needs and may shorten hardware development time. Previous research show that the increase in application execution time due to protocol processors over custom hardware is minimal.With the advent of SMP nodes and faster processors and networks, the tradeoff between custom hardware and protocol processors needs to be reexamined. This paper studies the performance of custom-hardware and protocol-processor-based coherence controllers in SMP-node-based CC-NUMA systems on applications from the SPLASH-2 suite. Using realistic parameters and detailed models of existing state-of-the-art system components, it shows that the occupancy of coherence controllers can limit the performance of applications with high communication requirements, where the execution time using protocol processors can be twice as long as using custom hardware.To gain a deeper understanding of the tradeoff, we investigate the effect of varying several architectural parameters that influence the communication characteristics of the applications and the underlying system on coherence controller performance. We identify measures of applications' communication requirements and their impact on the performance penalty of protocol processors, which can help system designers predict performance penalties for other applications. We also study the potential of improving the performance of hardware-based and protocol-processor-based coherence controllers by separating or duplicating critical components.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于smp的Cc-numa多处理器的相干控制器架构
可扩展的分布式共享内存架构依赖于每个处理节点上的一致性控制器来在整个机器上合成缓存一致的共享内存。相干控制器执行相干协议处理程序,这些处理程序可以在自定义硬件中硬连接,也可以在每个相干控制器内的协议处理器中编程。虽然自定义硬件运行速度更快,但协议处理器允许对一致性协议进行定制,以满足特定的应用程序需求,并可能缩短硬件开发时间。以前的研究表明,由于协议处理器而不是自定义硬件导致的应用程序执行时间的增加是最小的。随着SMP节点和更快的处理器和网络的出现,需要重新检查自定义硬件和协议处理器之间的权衡。本文研究了基于smp节点的CC-NUMA系统中基于SPLASH-2套件的自定义硬件和基于协议处理器的相干控制器的性能。使用现实参数和现有最先进系统组件的详细模型,它表明占用相干控制器可以限制具有高通信要求的应用程序的性能,其中使用协议处理器的执行时间可能是使用自定义硬件的两倍。为了更深入地理解这种权衡,我们研究了影响应用程序和底层系统通信特性的几个体系结构参数对相干控制器性能的影响。我们确定了应用程序通信需求的度量及其对协议处理器性能损失的影响,这可以帮助系统设计人员预测其他应用程序的性能损失。我们还研究了通过分离或复制关键组件来提高基于硬件和基于协议处理器的相干控制器性能的潜力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Complexity-Effective Superscalar Processors Tolerating Multiple Failures In Raid Architectures With Optimal Storage And Uniform Declustering Data Prefetching On The HP PA-8000 Implementing Multidestination Worms In Switch-based Parallel Systems: Architectural Alternatives And Their Impact The Agree Predictor: A Mechanism For Reducing Negative Branch History Interference
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1