K. Arunkumar, R. Ramesh, R. Geethalakshmi, T. Archana
{"title":"Low Power Dynamic Comparator Design for High Speed ADC Application","authors":"K. Arunkumar, R. Ramesh, R. Geethalakshmi, T. Archana","doi":"10.1109/ICCTCT.2018.8550868","DOIUrl":null,"url":null,"abstract":"Comparator is the heart of Analog to Digital Converter (ADC). In order to design a ultra less power consuming, small delay ADC it force us to design a dynamic comparator to maximize power efficiency and speed. The main use of comparator in ADC be comparison of a given input continuous analog signal along with certain threshold signal to give a output signal depend on whether the analog signal is higher or lower than the threshold signal. Here paper designs a pre-amplifier based comparator utilizing cadence tool. In this proposed design the MOS transistor of length 180nm and width of 720nm and the power supply in the range 1.2V to 1.8V were used. Here the proposed deign has been implemented in various CMOS families using cadence virtuoso 180nm CMOS technology its performance has been simulated and compared to choose the best among them based on power consumption and delay. From the comparison table, it is concluded that the proposed dynamic circuit that is un footed consumes the least power of 51.3μW with the delay of 208pS.","PeriodicalId":344188,"journal":{"name":"2018 International Conference on Current Trends towards Converging Technologies (ICCTCT)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Current Trends towards Converging Technologies (ICCTCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCTCT.2018.8550868","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
Comparator is the heart of Analog to Digital Converter (ADC). In order to design a ultra less power consuming, small delay ADC it force us to design a dynamic comparator to maximize power efficiency and speed. The main use of comparator in ADC be comparison of a given input continuous analog signal along with certain threshold signal to give a output signal depend on whether the analog signal is higher or lower than the threshold signal. Here paper designs a pre-amplifier based comparator utilizing cadence tool. In this proposed design the MOS transistor of length 180nm and width of 720nm and the power supply in the range 1.2V to 1.8V were used. Here the proposed deign has been implemented in various CMOS families using cadence virtuoso 180nm CMOS technology its performance has been simulated and compared to choose the best among them based on power consumption and delay. From the comparison table, it is concluded that the proposed dynamic circuit that is un footed consumes the least power of 51.3μW with the delay of 208pS.