Through-substrate trenches for RF isolation in wafer-level chip-scale package

S. Sinaga, A. Polyakov, M. Bartek, J. Burghartz
{"title":"Through-substrate trenches for RF isolation in wafer-level chip-scale package","authors":"S. Sinaga, A. Polyakov, M. Bartek, J. Burghartz","doi":"10.1109/EPTC.2004.1396569","DOIUrl":null,"url":null,"abstract":"The wafer-level chip-scale packaging (WLCSP) concept offers a lot of new possibilities. Not only is the package size smaller, but also features to improve the performance can be easily realized. It is widely known that the radio frequency integrated circuit (RFIC) suffers from substrate coupling due to its electrically conducting substrate. The downscaling of RFIC and the increasing operating frequency make the substrate coupling even more problematic. This paper proposes through-substrate trench as schemes to suppress the substrate coupling. A through-substrate trench can easily be realized using WLCSP concept without any drawback in mechanical reliability. Topologies for equivalent circuit modeling approach are also introduced in this work.","PeriodicalId":370907,"journal":{"name":"Proceedings of 6th Electronics Packaging Technology Conference (EPTC 2004) (IEEE Cat. No.04EX971)","volume":"246 6‐9","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 6th Electronics Packaging Technology Conference (EPTC 2004) (IEEE Cat. No.04EX971)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2004.1396569","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

The wafer-level chip-scale packaging (WLCSP) concept offers a lot of new possibilities. Not only is the package size smaller, but also features to improve the performance can be easily realized. It is widely known that the radio frequency integrated circuit (RFIC) suffers from substrate coupling due to its electrically conducting substrate. The downscaling of RFIC and the increasing operating frequency make the substrate coupling even more problematic. This paper proposes through-substrate trench as schemes to suppress the substrate coupling. A through-substrate trench can easily be realized using WLCSP concept without any drawback in mechanical reliability. Topologies for equivalent circuit modeling approach are also introduced in this work.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
在晶圆级芯片级封装中用于射频隔离的穿过基板沟槽
晶圆级芯片级封装(WLCSP)概念提供了许多新的可能性。不仅是封装尺寸更小,而且性能的提高也可以很容易地实现。众所周知,射频集成电路(RFIC)由于其导电衬底而受到衬底耦合的影响。RFIC的缩小和工作频率的增加使衬底耦合更加成问题。本文提出了通过衬底沟槽来抑制衬底耦合的方案。利用WLCSP概念可以很容易地实现穿基板沟槽,并且在机械可靠性方面没有任何缺点。本文还介绍了等效电路建模方法的拓扑结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An effective method for calculation of corner stresses with applications to plastic IC packages A study on the mechanical behavior of the sputtered nickel thin films for UBM applications Hygro-thermo-mechanical modeling of mixed flip-chip and wire bond stacked die BGA module with molded underfill Application of ABAQUS/Explicit submodeling technique in drop simulation of system assembly Design of double layer WLCSP using DOE with factorial analysis technology
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1